Patent application title: Semiconductor memory device
Inventors:
Tsuyoshi Yanai (Kawasaki, JP)
Yoshio Kajii (Kawasaki, JP)
Takashi Ohkawa (Kawasaki, JP)
IPC8 Class: AH01L2900FI
USPC Class:
257207
Class name: Active solid-state devices (e.g., transistors, solid-state diodes) gate arrays with particular power supply distribution means
Publication date: 2008-12-25
Patent application number: 20080315259
Inventors list |
Agents list |
Assignees list |
List by place |
Classification tree browser |
Top 100 Inventors |
Top 100 Agents |
Top 100 Assignees |
Usenet FAQ Index |
Documents |
Other FAQs |
Patent application title: Semiconductor memory device
Inventors:
Tsuyoshi Yanai
Yoshio Kajii
Takashi Ohkawa
Agents:
ARENT FOX LLP
Assignees:
Origin: WASHINGTON, DC US
IPC8 Class: AH01L2900FI
USPC Class:
257207
Abstract:
A semiconductor memory device is constructed to include a memory cell
formed by a plurality of transistors, wherein each of gate wiring layers
of all of the transistors forming the memory cell is arranged to extend
in one direction.Claims:
1-14. (canceled)
15. A semiconductor device comprising:a plurality of SRAM memory cells each formed by first and second P-channel transistors and first through fourth N-channel transistors;first and second bit lines;a word line;first and second power lines;a first wiring layer forming a gate of the first P-channel transistor and a gate of the first N-channel transistor;a second wiring layer forming a gate of the second P-channel transistor and a gate of the second N-channel transistor;a third wiring layer forming a gate of the third N-channel transistor that is coupled to the word line; anda fourth wiring layer forming a gate of the fourth N-channel transistor that is coupled to the word line,said first through fourth wiring layers extending linearly and in parallel along an x-axis direction,each of the first and second P-channel transistors having a source/drain with a first contact that couples to the first power line;each of the first and second N-channel transistors having a source/drain with a second contact that couples to the second power line,the third N-channel transistor having a source/drain with a third contact that couples to the first bit line,the fourth N-channel transistor having a source/drain with a fourth contact that couples to the second bit line,said first through fourth contacts being used in common by adjacent memory cells,each of the first and second power lines being arranged between the first and second bit lines such that the first and second power lines and the first and second bit lines are mutually parallel,said word line being disposed above the first through fourth wiring layers and extending in the x-axis direction,each of the first and second power lines and the first and second bit lines being disposed above the word line and extending in a y-axis direction that is perpendicular to the x-axis direction,the adjacent memory cells having layouts that are reversed in the x-axis direction or the y-axis direction.
16. A semiconductor device comprising:a plurality of SRAM memory cells each formed by first and second P-channel transistors and first through fourth N-channel transistors;first and second bit lines;a word line;first and second power lines;a first wiring layer forming a gate of the first P-channel transistor and a gate of the first N-channel transistor;a second wiring layer forming a gate of the second P-channel transistor and a gate of the second N-channel transistor;a third wiring layer forming a gate of the third N-channel transistor; anda fourth wiring layer forming a gate of the fourth N-channel transistor,said first through fourth wiring layers extending linearly and in parallel along an x-axis direction,said third and fourth wiring layers being coupled to the word line,each of the first and second P-channel transistors having a source/drain with a first contact that couples to the first power line;each of the first and second N-channel transistors having a source/drain with a second contact that couples to the second power line,the third N-channel transistor having a source/drain with a third contact that couples to the first bit line,the fourth N-channel transistor having a source/drain with a fourth contact that couples to the second bit line,said first through fourth contacts being used in common by adjacent memory cells,each of the first and second power lines being arranged between the first and second bit lines such that the first and second power lines and the first and second bit lines are mutually parallel,said word line being disposed above the first through fourth wiring layers and extending in the x-axis direction,each of the first and second power lines and the first and second bit lines being disposed above the word line and extending in a y-axis direction that is perpendicular to the x-axis direction,the adjacent memory cells having layouts that are reversed in the x-axis direction or the y-axis direction.
17. A semiconductor device comprising:a plurality of SRAM memory cells each formed by first and second P-channel transistors and first through fourth N-channel transistors;first and second bit lines;a word line;first and second power lines;a first wiring layer forming a gate of the first P-channel transistor and a gate of the first N-channel transistor;a second wiring layer forming a gate of the second P-channel transistor and a gate of the second N-channel transistor;a third wiring layer forming a gate of the third N-channel transistor; anda fourth wiring layer forming a gate of the fourth N-channel transistor,said first through fourth wiring layers extending linearly and in parallel along an x-axis direction,said third and fourth wiring layers being extended linearly to adjacent memory cells that are adjacent to each other along the x-axis direction and being used in common by the adjacent memory cells that are adjacent to each other along the x-axis direction,said third N-channel transistor having a source/drain which is used in common as a first bit line contact by adjacent memory cells that are adjacent to each other along a y-axis direction that is perpendicular to the x-axis direction,said fourth N-channel transistor having a source/drain which is used in common as a second bit line contact by the adjacent memory cells that are adjacent to each other along the y-axis direction,said third and fourth wiring layers being coupled to word line,each of the first and second power lines being arranged between the first and second bit lines such that the first and second power lines and the first and second bit lines are mutually parallel,said word line being disposed above the first through fourth wiring layers and extending in the x-axis direction,each of the first and second power lines and the first and second bit lines being disposed above the word line and extending in the y-axis direction,the adjacent memory cells having layouts that are reversed in the x-axis direction or the y-axis direction.
18. The semiconductor device as claimed in claim 17, wherein each of the first and second P-channel transistors has a source/drain with a first contact that couples to the first power line, and each of the first and second N-channel transistors has a source/drain with a second contact that couples to the second power line.
19. The semiconductor device as claimed in claim 18, wherein each of the first and second contacts is used in common by adjacent memory cells.
Description:
BACKGROUND OF THE INVENTION
[0001]1. Field of the Invention
[0002]The present invention generally relates to semiconductor memory devices, and more particularly to a semiconductor memory device such as a static random access memory (SRAM).
[0003]In semiconductor memory devices, memory cells occupy a large portion of the device area. Hence, the memory cell is an important factor which determines the size, access speed and power consumption of the semiconductor memory device.
[0004]2. Description of the Related Art
[0005]First, a description will be given of a memory cell of a conventional 1-read-write/1-read (1RW/1R) RAM. FIG. 1 is a circuit diagram showing a memory cell of a conventional 1RW/1R RAM. FIG. 2 is a diagram showing a layout of the memory cell of the conventional 1RW/1R RAM. FIG. 3 is a diagram for explaining various symbols used to indicate a gate polysilicon layer, a gate contact layer, a source/drain contact region, a source/drain region, a well contact region, a cell frame, a P-type well region, and an N-type well region in the layout shown in FIG. 2.
[0006]In FIG. 1, P-channel MOS transistors Trp1 and Trp2, N-channel MOS transistors Trn1 through Trn8, bit lines BLA, BLB, XBLA and XBLB, word lines WLA and WLB, and power lines VDD and VSS for respectively supplying power supply voltages VDD and VSS are coupled as shown.
[0007]In FIG. 2, gates of the transistors Trn3 and Trn4 are connected by a gate polysilicon layer 61, and gates of the transistors Trn5 and Trn7 are connected by a gate polysilicon layer 62. This is because the gates of the transistors Trn3 and Trn4 are connected to the same word line WLA, and the gates of the transistors Trn5 and Trn7 are connected to the same word line WLB, as may be seen from FIG. 1.
[0008]When the layout shown in FIG. 2 is employed, portions where the transistors are formed are inevitably separated and a large area is occupied thereby. That is, even among the N-channel MOS transistors which are of the same nMOS type, the source/drain regions are separated and an additional area is occupied thereby. More particularly, the cell frame shown in FIG. 2 is separated into the regions of the transistors Trn1 and Trn3, the transistors Trn2 and Trn4, the transistors Trn5 and Trn6, and the transistors Trn7 and Trn8.
[0009]On the other hand, since the gate polysilicon layer 61 of the transistors Trn3 and Trn4 cannot be arranged in the same direction as gate polysilicon layer 63 and 64 of the other transistors, the 1RW/1R RAM is easily affected by inconsistencies introduced during the production process of the memory cell. In other words, the dimensional accuracies of the gate polysilicon layer 61 and 62 and the gate polysilicon layer 63 and 64 which extend in different directions become different due to the inconsistencies introduced during the production process. For this reason, even if the gate polysilicon layer 61 and 62 are designed to have the same length as the gate polysilicon layer 63 and 64, for example, the actual resistances of the gate polysilicon layer 61 and 62 become different from the actual resistances of the gate polysilicon layer 63 and 64. As a result, the access speed and the power consumption of the memory cell are affected by the different resistances, and the balance of the memory cell as a whole deteriorates. Therefore, it is difficult to guarantee a stable operation of the semiconductor memory device.
[0010]As described above, in the conventional semiconductor memory device, there were problems in that it is difficult to reduce the area occupied by the memory cell, and that it is difficult to guarantee a stable operation of the semiconductor memory device due to the effects of the inconsistencies introduced during the production process.
SUMMARY OF THE INVENTION
[0011]Accordingly, it is a general object of the present invention to provide a novel and useful semiconductor memory device in which the problems described above are eliminated.
[0012]Another and more specific object of the present invention is to provide a semiconductor memory device which can reduce an area occupied by a memory cell and can guarantee a stable operation of the semiconductor memory device by minimizing effects caused by inconsistencies which are introduced during a production process of the semiconductor memory device.
[0013]Still another object of the present invention is to provide a semiconductor memory device comprising a memory cell formed by a plurality of transistors, wherein each of gate wiring layers of all of the transistors forming the memory cell is arranged to extend in one direction. According to the semiconductor memory device of the present invention, it is possible to reduce an area occupied by the memory cell, and to guarantee a stable operation of the semiconductor memory device by taking measures so as to be less affected by inconsistencies introduced during a production process of the semiconductor memory device.
[0014]Of the transistors forming the memory cell, first transistors which are coupled to word lines may be arranged on an outer side of second transistors which are coupled to a power supply, within the semiconductor memory device. In addition, for the second transistors, a source/drain of a second transistor coupled to the power supply and a substrate contact of the power supply may be used in common. Furthermore, of the second transistors, a source/drain of a second transistor coupled to another power supply which is different from the power supply and a substrate contact of the other power supply may be used in common. According to the semiconductor memory device of the present invention, it is possible to effectively reduce the area occupied by the memory cell by the transistor arrangement and the common use of the contact.
[0015]The first transistors and the second transistors which are coupled to the power supply are made of N-channel MOS transistors, and the second transistor which is coupled to the other power supply my be made of a P-channel MOS transistor.
[0016]The semiconductor memory device may further comprise signal lines including word lines, and a power line, where the power line is arranged between the signal lines in a single wiring layer. According to the semiconductor memory device of the present invention, it is possible to reduce the coupling capacitance introduced between the signal lines, and prevent generation of noise and inversion (transformation) of data.
[0017]A plurality of memory cells may be arranged in an array, an adjacent memory cell may be arranged adjacent to a certain memory cell, and a source/drain of the transistors forming the adjacent memory cell and a bulk layer of a substrate contact may be used in common by reversing a layout of the certain cell with respect to both and x-axis direction and a y-axis direction. In addition, the semiconductor memory device may further comprise power lines, and signal lines, where a plurality of memory cells are arranged in an array, an adjacent memory cell is arranged adjacent to a certain memory cell, and the power lines and the signal lines with respect to the adjacent memory cell are used in common with the certain memory cell by reversing a layout of the certain memory cell with respect to both an x-axis direction and a y-axis direction. According to the semiconductor memory device of the present invention, it is possible to effectively reduce the area occupied by the memory cell array.
[0018]Other objects and further features of the present invention will be apparent from the following detailed description when read in conjunction with the accompanying drawings.
BRIEF DESCRIPTION OF THE INVENTION
[0019]FIG. 1 is a circuit diagram showing a memory cell of a conventional 1RW/1R RAM;
[0020]FIG. 2 is a diagram showing a layout of the memory cell of me conventional 1RW/1R RAM;
[0021]FIG. 3 is a diagram for explaining various symbols used in FIG. 2;
[0022]FIG. 4 is a diagram showing a layout of a memory cell of a first embodiment of a semiconductor memory device according to the present invention;
[0023]FIG. 5 is a diagram for explaining various symbols used in FIG. 4;
[0024]FIG. 6 is a diagram showing a layout for a case where 8 memory cells are arranged around one memory cell shown in FIG. 4;
[0025]FIG. 7 is a diagram showing the layout shown in FIG. 6 in a simplified manner;
[0026]FIG. 8 is a diagram for explaining various symbols used in FIG. 7;
[0027]FIG. 9 is a diagram showing a layout of a memory cell of a second embodiment of the semiconductor memory device according to the present invention;
[0028]FIG. 10 is a diagram for explaining various symbols used in FIG. 9;
[0029]FIG. 11 is a diagram showing a layout of power lines in the second embodiment; and
[0030]FIG. 12 is a diagram for explaining various symbols used in FIG. 11.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0031]A description will be given of embodiments of the present invention, by referring to FIG. 4 and the subsequent figures.
[0032]FIG. 4 is a diagram showing a layout of a memory cell of a first embodiment of a semiconductor memory device according to the present invention. FIG. 5 is a diagram for explaining various symbols used to indicate a gate polysilicon layer, a gate contact layer, a source/drain contact region, a source/drain region, a well contact region, a cell frame, a P-type well region, and an N-type well region in the layout shown in FIG. 4. In this embodiment, the present invention is applied to a 1RW/1R RAM. The illustration of the circuit diagram of the memory cell of the 1RW/1R RAM will be omitted since the circuit diagram is the same as that of the conventional memory cell shown in FIG. 1. In FIG. 4, those parts which are the same as those corresponding parts in FIG. 1 are designated by the same reference numerals, and a description thereof will be omitted.
[0033]In this embodiment, the transistors Trn3 and Trn4 which are connected to the word line WLA and the transistors Trn5 and Trn7 which are connected to the word lines WLB are arranged on the outer side of the other transistors in the cell frame, as shown in FIG. 4. More particularly, the transistors Trn4 and Trn5 are arranged in an upper portion in FIG. 4, while transistors Trn3 and Trn7 are arranged in a lower portion in FIG. 4. Hence, it is possible to use common sources/drains 11 and 12 with respect to the transistors Trn1, Trn2, Trn6 and Trn8.
[0034]In other words, the power supply sides VSS (sources 11) of the transistors Trn1, Trn2, Trn6 and Trn8 may be used in common, and by further common use with substrate contacts (contact regions of the P-type wells) 13, it is possible to reduce the number of contacts 14 to the power supply VSS to one. In addition, common sources/drains 21 and 22 may be used with respect to the transistors Trp1 and Trp2. By similarly using the power supply sides VDD (sources 21) of the transistors Trp1 and Trp2 in common, and by further common use with substrate contacts (contact regions of the N-type wells) 23, it is possible to reduce the number of contact 24 to the power supply VDD to one.
[0035]Accordingly, the conventional concept of using a polysilicon layer to connect the gates of the transistors which are connected to the word lines as shown in FIG. 2 is totally discarded in this embodiment. Instead, this embodiments arranges the transistors Trp1, Trp2 and Trn1 through Trn8 as shown in FIG. 4, so that gate polysilicon layer 31 of all of the transistors Trp1, Trp2 and Trn1 through Trn8 as shown in FIG. 4, so that gate polysilicon layers 31 of all of the transistors Trp1, Trp2 and Trn1 through Trn8 extend in the same direction. As a result, this embodiment is less affected by the inconsistencies introduced during the production process of the memory cell.
[0036]The present inventors conducted experiments to compare the layout of this embodiment shown in FIG. 4 and the conventional layout shown in FIG. 2. It was confirmed from the results of the experiments that the area of one memory cell of this embodiment can be reduced by approximately 20% as compared to the area of one conventional memory cell.
[0037]As will be described later in conjunction with FIG. 6, contact regions in the cell frame can be used in common by arranging the layouts of the adjacent memory cells in a reverse arrangement with respect to both an X-axis direction and a y-axis direction. In other words, contact regions 13, 23 and 43 of the memory cells can be used in common among a certain memory cell and adjacent memory cells arranged above, below, to the right and left of the certain memory cell.
[0038]FIG. 6 is a diagram showing a layout in which 8 adjacent memory cells are arranged around one certain memory cell having the layout shown in FIG. 4. In FIG. 6, those parts which are the same as those corresponding parts in FIGS. 4 and 5 are designated by the same reference numerals and symbols, and description thereof will be omitted. In FIG. 6, however, the reference numerals of the transistors Trp1, Trp2 and Trn1 through Trn8 are divided into upper and lower portion, such as "Tr" and "p1", because of the limited writing space available within the figure.
[0039]As may be seen from FIG. 6, when the layout of the adjacent memory cells are reversed, or turned over relative to the layout of the certain memory cell with respect to both the x-axis direction an the y-axis direction, when arranging the memory cells in an array, that is, in a form of a memory cell array, it is possible to use the sources/drains and a bulk layer of substrate contacts in common among the memory cells. The bulk layer refers to a stacked structure from a substrate to a layer under a first metal layer which will be described later. In addition, by reversing the layout of the adjacent memory cells relative to the layout of the certain memory cell with respect to both the x-axis direction and the y-axis direction, it is also possible to use power lines such as the power lines VDD and VSS, and signal lines such as the word lines WLA and WLB, the bit lines BLA and BLB, XBLA and XBLB in common among the memory cells.
[0040]In other words, the gate polysilicon layers of all of the transistors forming the memory cells are arranged to extend in the same direction. In addition, the sources/drains of the transistors connected to all of the bit lines are arranged to be used in common among the certain memory cell and the adjacent memory cells located above and below in the plan view. Moreover, the sources/drains of the transistors on the power supply side and the substrate contacts are used in common among the memory cells. Furthermore, the substrate contacts are used in common among the certain memory cell and the adjacent memory cells located on the right and left.
[0041]FIG. 7 is a diagram showing the layout shown in FIG. 6 in a simplified manner. FIG. 8 is a diagram for explaining various symbols used to indicate a source/drain contact region, a gate contact region, and a normal position of the memory cell in the layout shown in FIG. 7. As may be seen from FIG. 7, the effect of reducing the area occupied by the memory cells becomes more notable as the number of memory cells in the memory cell array increases.
[0042]In FIG. 6, it is assumed for the sake of convenience that the area of each memory cell is the area within each frame. However, a region actually occupied by each memory extends slightly to the outer side of each cell frame. Hence, in units of the cell region which is actually occupied by each memory cell, the cell regions actually occupied by each of the memory cells overlap among the mutually adjacent cell regions according to the layout of the memory cells shown in FIG. 6. Consequently, it is actually possible to further reduce the area of each memory cell by an amount corresponding to the overlap of the cell regions of the adjacent memory cells.
[0043]FIG. 9 is a diagram showing a layout of a memory cell of a second embodiment of the semiconductor memory device according to the present invention. FIG. 10 is a diagram showing various symbols used to indicate a gate polysilicon layer, a gate contact layer, a source/drain contact region, a source/drain region, a well contact region, a cell frame, a P-type well region, an N-type well region, and a first metal layer of the layout shown in FIG. 9. In addition, FIG. 11 is a diagram showing a layout of power lines in this embodiment. FIG. 12 is a diagram showing various symbols used to indicate a second metal layer, a third metal layer, a first via hole, a second via hole, and a stacked via hole region in the layout shown in FIG. 11. In this embodiment, the present invention is also applied to a 1RW/1R RAM. The illustration of the circuit diagram of the memory cell of the 1RW/1R RAM will be omitted since the circuit diagram is the same as that of the conventional memory cell shown in FIG. 1. In FIG. 9, those parts which are the same as those corresponding parts in FIG. 4 are designated by the same reference numerals, and a description thereof will be omitted.
[0044]As may be seen from FIGS. 9 and 11, similarly to the power line VSS which is arranged between the bit lines BLA and BLB in the same wiring layer (wiring level of the third metal layer), the power lines VDD and VSS are arranged between the word lines WLA and WLB in the same wiring layer (wiring level of the second metal layer). In other words, by arranging the power line so as to be sandwiched between the signal lines in the same wiring layer, it is possible to reduce the coupling capacitance generated between the signal lines, and to prevent generation of noise and inversion (transformation) of data. As a result, it is possible to reduce the coupling capacitance between ports of the 1RW/1R RAM which is a multi-port RAM, and accordingly, prevent interference between the ports.
[0045]In the embodiments described above, the present invention is applied to the 1RW/1R RAM. However, the application of the present invention is not limited to the 1RW/1R RAM, and the present invention is similarly applicable to various other kinds of semiconductor memory devices.
[0046]Further, the present invention is not limited to these embodiments, but various variations and modifications may be made without departing from the scope of the present invention.
User Contributions:
comments("1"); ?> comment_form("1"); ?>Inventors list |
Agents list |
Assignees list |
List by place |
Classification tree browser |
Top 100 Inventors |
Top 100 Agents |
Top 100 Assignees |
Usenet FAQ Index |
Documents |
Other FAQs |
User Contributions:
Comment about this patent or add new information about this topic:
People who visited this patent also read: | |
Patent application number | Title |
---|---|
20210258294 | Systems and Methods for Location-Based Device Security |
20210258293 | CLOUD-AUTHENTICATED SITE RESOURCE MANAGEMENT DEVICES, APPARATUSES, METHODS AND SYSTEMS |
20210258292 | VIEWING OR SENDING OF IMAGE OR OTHER DATA WHILE CONNECTED TO SERVICE ASSOCIATED WITH PREDETERMINED DOMAIN NAME |
20210258291 | DATA MESSAGING SERVICE WITH DISTRIBUTED LEDGER CONTROL |
20210258290 | ENCRYPTION MANAGEMENT |