Patent application number | Description | Published |
20090021407 | Analog to digital converter with a series of delay units - An A/D converter has a series of M delay units through which a pulse signal is transmitted while being delayed in each delay unit by a delay time depending on a level of an analog signal. A unit of the converter latches the pulse signal outputted from each delay unit at N sampling times to hold M×N latched data. Another unit of the converter receives the M×N pieces of latched data as a piece of combined data composed of the latched data arranged in an order corresponding to an arranging order of M×N sampling points in the pulse signal, converts the combined data into numeral data, corresponding to a position of the pulse signal in the delay units, at one time, and produces converted digital data corresponding to the level of the analog signal from the numeral data. | 01-22-2009 |
20090135040 | Method for controlling delay time of pulse delay circuit and pulse delay circuit thereof - An inverter circuit configuring a delay unit is a so-called CMOS transistor including a PMOS transistor and an NMOS transistor, of which respective gates are interconnected and respective drains are interconnected. The source and a back gate of the NMOS transistor are connected to the ground. The source of the PMOS transistor is connected to a positive drive terminal and controlled by an analog input signal. The back gate of the PMOS transistor is connected to a control terminal and controlled by a control signal. | 05-28-2009 |
20090160501 | CONTROL SIGNAL GENERATING CIRCUIT ENABLING VALUE OF PERIOD OF A GENERATED CLOCK SIGNAL TO BE SET AS THE PERIOD OF A REFERENCE SIGNAL MULTIPLIED OR DIVIDED BY AN ARBITRARY REAL NUMBER - A pulse signal circulates around a ring of delay elements with respective traversal signals being thereby successively outputted from the delay elements. The period of a reference signal is multiplied or divided by a real number to obtain control data specifying a required period of a clock signal as a value having an integer part and a fractional part. The control data are used to select the timings of specific traversal signal, and the clock signal is generated based these selected timings, with the timing selection being repetitively adjusted in accordance with the fractional part of the control data. | 06-25-2009 |
20100054281 | Method of transmitting modulated signals multiplexed by frequency division multiplexing and physical quantity detector using this method - A transmitting method has steps of modulating carrier waves having frequencies set at ½ | 03-04-2010 |
20100073542 | IMAGE SENSOR AND CONTROL METHOD OF THE IMAGE SENSOR - An image sensor has plural array blocks B | 03-25-2010 |
20100087966 | Physical quantity measuring apparatus - The physical quantity measuring apparatus includes a first function of generating voltage used for position-controlling a movable body, a second function of detecting a position of the movable body during a position detecting period, a third function of calculating a control amount necessary to keep the movable body at a predetermined position on the basis of a detection result by the second function, and causing the first function to generate a control voltage corresponding to the calculated control amount to keep the movable body at the predetermined position during a position controlling period, and a fourth function of setting the position detecting period and the position controlling period in a time-sharing manner so that the position detecting period and the position controlling period do not overlap with each other. | 04-08-2010 |
20100149016 | Pulse delay circuit and A/D converter including same - The pulse delay circuit includes a plurality of delay units connected in series or in a ring, each of the delay units being constituted of at least one inverter gate circuit grounded to a ground line, and configured to delay a pulse signal passing therethrough by a delay time thereof depending on an input signal applied thereto, and a capacitor connected between a signal line through which the voltage signal is applied to each of the delay units and the ground line. The capacitor serves as a current source to supply a current which each of the delay units consumes to invert a state thereof. | 06-17-2010 |
20100156468 | Even-number-stage pulse delay device - The even-number-stage pulse delay includes a ring delay line constituted of an even number of inverter circuits connected in a ring around which main edge and a reset edge circulate together. The even-number-stage pulse delay is provided with an operation monitoring section configured to detect whether or not the main and reset edges are circulating around the ring delay line. | 06-24-2010 |
20100237923 | Method of placing delay units of pulse delay circuit on programmable logic device - A method of placing delay units of a pulse delay circuit on a programmable logic device having logic cells in each of cell strings has a step of arranging each delay unit in one logic cell of the device such that the delay units are placed in respective specific cell strings aligned in a row direction and a step of serially connecting the delay units with one another as a straight delay line such that the delay units placed in the specific cell strings in the connecting order are aligned in the row direction. In the device, an inter-string transmission delay time on a line between two logic cells of different cell strings differs from an intra-string transmission delay time on a line between two logic cells of one cell string. | 09-23-2010 |