Patent application number | Description | Published |
20090134911 | Drive method for driving element having capacity impedance, drive device, and imaging device - Three devices such as electric charge-coupled devices are each included in one of three phase impedance circuits composing a 3-phase LC resonance circuit as a device having a capacitive impedance. A driver circuit applies either of a logic level of 0, a high-impedance level or a logic level of 1 to each of nodes Node_A, Node_B and Node_C of the phase impedance circuits so as to result in sequential transitions of a state of resonance among the phase impedance circuits. In an operation to drive the phase impedance circuits, either of the logic level of 0, the high-impedance level and the logic level of 1 is applied to each of the nodes so as to sustain a phase difference of 2π/3 between the phase impedance circuits. In this way, the logical levels and the phases of the logical levels are assigned to the nodes in such a way that the logical levels do not overlap with each other at any timings each corresponding to a point of time. Thus, a driving apparatus for driving the devices each having a capacitive impedance is capable of reducing the power consumption. | 05-28-2009 |
20090147903 | COMMUNICATION SYSTEM, RECEIVING APPARATUS, AND RECEIVING METHOD - A communication system includes a transmission apparatus for transmitting a plurality of serial data signals that are synchronized in phase with one another and a clock signal that is synchronized in frequency with the serial data signals; and a receiving apparatus for receiving a plurality of serial data signals and the clock signal transmitted from the transmission apparatus. The receiving apparatus includes a phase synchronization circuit configured to roughly adjust the frequency in accordance with the received clock signal and then generate a reproduction clock that is synchronized in phase with one serial data signal among the plurality of serial data signals, and a phase shifter configured to shift the phase from the reproduction clock and lock the phase to another serial signal. | 06-11-2009 |
20090201051 | Sample-and-Hold Circuit and Pipeline Ad Converter Using Same - A switched capacitor sample-and-hold circuit using a source grounded input operational amplifier, wherein a feed forward circuit or a feedback circuit is provided in the operational amplifier and connected to the feedback capacitor of the operational amplifier via switches, an input common voltage or a middle point voltage of outputs is detected, and a difference of the same from a reference voltage is previously charged in the feedback capacitor, thereby suppressing fluctuation of an output operation point at the time of amplification of the operational amplifier. | 08-13-2009 |
20100007781 | Solid-State Image Capturing Device, Driving Method Thereof, Camera, Electric Charge Transfer Device, Driving Method and Driving Device for Driving Load, and Electronic Equipment - A solid-state image-capturing device which has built in an image-capturing area including a light receiving element provided on a semiconductor substrate, a substrate bias circuit, and a clamp circuit for receiving output of the substrate bias circuit and applying the output of the substrate bias circuit to the semiconductor substrate in accordance with a substrate pulse, comprises a substrate bias control circuit for controlling so as to reduce an electric current of the clamp circuit during a predetermined period. | 01-14-2010 |
20100007782 | Solid-state image-capturing device, driving method thereof, camera electric charge transfer device, driving method and driving device for driving load, and electronic equipment - A solid-state image-capturing device which has built in an image-capturing area including a light receiving element provided on a semiconductor substrate, a substrate bias circuit, and a clamp circuit for receiving output of the substrate bias circuit and applying the output of the substrate bias circuit to the semiconductor substrate in accordance with a substrate pulse, comprises a substrate bias control circuit for controlling so as to reduce an electric current of the clamp circuit during a predetermined period. | 01-14-2010 |
20100039541 | Method for driving semiconductor device having capacitive load, method and apparatus for driving load, and electronic apparatus - When a signal is read from a CCD solid-state image pickup element, the CCD solid-state image pickup element is driven with at least two driving voltages so that high-speed reading is performed with generation of noise due to interference between the driving voltages reduced. The CCD solid-state image includes a charge storage section between a vertical transfer register and a horizontal transfer register. By performing the transfer of charge in the direction of columns during an effective transfer period of the transfer in the direction of rows, signal charge of one row generated by a light receiving sensor is transferred to the charge storage section, and by performing the transfer outside the effective transfer period in the transfer in the direction of the row, the signal charge of one row transferred to the charge storage section is transferred to the horizontal transfer register. | 02-18-2010 |