Patent application number | Description | Published |
20080213938 | METHOD FOR FABRICATING A CMOS IMAGE SENSOR - A method for fabricating a CMOS image sensor is disclosed. First, a substrate having a sensor array region and a peripheral region is provided. A contact pad is formed on the substrate of the peripheral region, and a dielectric layer is disposed on the substrate for exposing the surface of the contact pad. A cap layer is disposed on the dielectric layer and the contact pad, in which the cap layer is patterned to form an optical shielding layer on the dielectric layer of the peripheral region and a passivation layer on the contact pad. Subsequently, a plurality of color filters, a planarizing layer, and a plurality of microlenses are disposed on the dielectric layer. | 09-04-2008 |
20090042332 | METHODS FOR FABRICATING A CMOS IMAGE SENSOR - A method for fabricating a CMOS image sensor includes providing a substrate having a sensor array region and a peripheral region defined thereon, forming at least a contact pad on the substrate of the peripheral region, forming a first dielectric layer covering the contact pad on the substrate, performing a first etching process to expose the contact pad and to form a step height, forming an optical shielding layer on the first dielectric layer, forming a plurality of color filters on the first dielectric layer, sequentially forming a planarizing layer and a plurality of micro-lenses on the first dielectric layer. | 02-12-2009 |
20090072326 | ULTRA HIGH VOLTAGE MOS TRANSISTOR DEVICE - An ultra high voltage MOS transistor device includes a substrate; a source region formed in the substrate; a first doping region formed in the substrate and bordering upon the source region; a first ion well encompassing the source region and the first doping region; a gate oxide layer formed on the source region and on the first ion well; a field oxide layer connected with the gate oxide layer and formed on a semiconductor region; a dielectric layer stacked on the field oxide layer; a drain region formed at one side of the field oxide layer and being spaced apart from the source region; a second ion well encompassing the drain region; and a gate disposed on the gate oxide layer and laterally extending to the field oxide layer and onto the dielectric layer. | 03-19-2009 |
20090121264 | CMOS IMAGE SENSOR AND METHOD OF FORMING THE SAME - A CMOS image sensor is formed utilizing a through-poly implantation process. First, a substrate including a photo-sensing region and a transistor region is provided. Subsequently, at least a gate structure is formed on a surface of the substrate within the transistor region. Thereafter, an ion implantation process is performed on the substrate to form a first conductive type well in the substrate through the gate structure. Since the ion implantation process implants ions into the substrate to a channel region of the transistor through the gate structure, the implant depth of the uncovered parts of the substrate is deeper than the implant depth of the parts of the substrate covered by the gate structure, and defects caused by the energy of the ion implantation process are prevented within the channel region. | 05-14-2009 |
20090140340 | ESD protection device structure - An electrostatic discharge (ESD) protective device structure is disclosed. The ESD protection device includes: at least a first conductive type metal-oxide semiconductor (MOS), in which the drain and source of the first conductive type MOS are electrically connected to a first power terminal and a second power terminal separately; at least a second conductive type diffusion region; and at least a dummy gate disposed between the first conductive type MOS and the second conductive type diffusion region, wherein the gate length of the dummy gate is less than the gate length of the first conductive type MOS gate, such that the junction between the second conductive type diffusion region and the drain of the first conductive type MOS have a low breakdown voltage. | 06-04-2009 |
20090168181 | COLOR FILTER AND METHOD FOR FABRICATING THE SAME - A structure of a color filter is provided. The color filter structure includes a substrate, in which a number of first pixel regions, a number of second pixel regions, and a number of third pixel regions are defined on the substrate. Each first pixel region includes a first stack layer; each second pixel region includes a second stack layer; and each third pixel region includes the first stack layer and the second stack layer. | 07-02-2009 |
20110012209 | GATE STRUCTURE AND METHOD OF MAKING THE SAME - A method of making a gate structure includes the following steps. First, a gate is formed. Then, a first silicon oxide layer, a silicon nitride layer, and a second silicon oxide layer are formed to cover the gate from bottom to top. Later, a dry etching is performed to etch the second silicon oxide layer. After that, a wet etching is performed to etch the silicon nitride layer and the first silicon oxide layer. The aforesaid wet etching is performed by utilizing an RCA cleaning solution. Furthermore, the silicon nitride layer is formed by the SINGEN process. Therefore, the first and second silicon oxide layer and the silicon nitride layer can be etched together by the RCA cleaning solution. | 01-20-2011 |
20120190168 | METHOD FOR FORMING TRENCHES AND TRENCH ISOLATION ON A SUBSTRATE - A method for forming trench isolation on a substrate includes providing a substrate having thereon a pad layer and a hard mask; forming a first shallow trench in a first area and a second trench in a second area on the substrate; forming a resist layer covering the first area while exposing the second area; etching the second shallow trench to form a deep trench; forming oxide liner within the first shallow trench and the deep trench; and filling the shallow trench and the deep trench with an oxide layer. | 07-26-2012 |