Cheng, Hsinchu
Chen-Chin Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140078496 | Optical Measuring System and Optical Measuring Device Thereof - An optical measuring device includes a case, a reflective layer and a light collecting lens module. A measuring chamber and a channel, which is connected to the measuring chamber and is connected to an opening of the case, reside in the case. The reflective layer is disposed onto an inner surface of the measuring chamber. The light collecting lens module is located inside the channel. A light beam emits into the channel of the optical measuring device through an opening, passes through the light collecting lens module and enters the measuring chamber afterward. | 03-20-2014 |
Cheng-Liang Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120168217 | EMBEDDED CAPACITOR SUBSTRATE MODULE - An embedded capacitor substrate module includes a substrate, a metal substrate and a solid electrolytic capacitor material. The solid electrolytic capacitor material is formed on the metal substrate, so as to form a solid electrolytic capacitor with the substrate. The embedded capacitor substrate module further includes an electrode lead-out region formed by extending the substrate and the metal substrate. The metal substrate serves as a first electrode, and the substrate serves as a second electrode. An insulating material is formed between the substrate and the metal substrate. Therefore, the embedded capacitor substrate module is not only advantageous in having a large capacitance as the conventional solid capacitor, but also capable of being drilled or plated and electrically connected to other circuits after being embedded in a printed circuit board. | 07-05-2012 |
20130248235 | EMBEDDED CAPACITOR MODULE - An embedded capacitor module includes an electrode lead-out portion and at least one solid electrolytic capacitor portion adjacently disposed with the electrode lead-out portion. The electrode lead-out portion comprises a first substrate, a second substrate, a first insulating material disposed between the first substrate and the second substrate, a first porous layer formed on at least one surface of the first substrate, and a first oxide layer disposed on the first porous layer. The solid electrolytic capacitor portion comprises the first substrate, the second substrate, the first porous layer, the first oxide layer, all of which are extended from the electrode lead-out portion, a first conductive polymer layer disposed on the first oxide layer, a first carbon layer disposed on the first conductive polymer layer, and a first conductive adhesive layer disposed on the first carbon layer. | 09-26-2013 |
Chen-Hsi Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120283457 | HIGH-PRESSURE EXTRACTION APPARATUS AND METHOD - A high pressure extraction apparatus and extracting method therefor are adapted to maintain a medium at the supercritical state to extract substance-to-be-extracted. The apparatus includes an extraction tank, a piston and a control unit. The control unit controls the piston to reciprocate in the extraction tank as well as controls the pressure of the extract space of the tank, feeding of the substance, discharge of extract, and discharge of leftover. Accordingly, the apparatus performs a continuous supercritical extraction. | 11-08-2012 |
Chia Hun Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20110085353 | Frame Structure of Backlight Module - A frame structure of a backlight module includes a body and a mold frame. A side wall surrounds a bearing surface of the body, and the side wall has at least one stopper and at least one positioning hole. A side edge of the mold frame has at least one positioning post. When the mold frame is disposed on the side wall, the side edge of the mold frame leans against the stopper, and the positioning post of the mold frame is embedded in the positioning hole. | 04-14-2011 |
Chiang-Ho Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120055021 | INKJET HEAD MANUFACTURING METHOD - An inkjet head manufacturing method includes the following steps. Firstly, a multilayered structure with a plurality of microstructure layers is provided. The alignment check holes of the microstructure layers are concentric and have different diameters. Then, the microstructure layers are stacked together and the microstructure layers are aligned with each other according to the concentric and different-diameter alignment check holes, wherein a dry film layer is sandwiched between every two adjacent microstructure layers. The preset slots of the microstructure layers are collectively defined as inlet flow channels, ink chambers, pressure cavities and outlet flow channels. Then, the multilayered structure is assembled and positioned through the dry film layers by a thermal compression process. Then, a cutting knife is used to linearly cut the actuator plate over a spacer between every two adjacent pressure cavities and along a path parallel with rims of the pressure cavities. | 03-08-2012 |
20120062657 | PIEZOELECTRIC INKJET HEAD STRUCTURE - A piezoelectric inkjet head structure includes an upper cover plate, a lower cover plate, a piezoelectric actuating module, a nozzle plate and a seal layer. The piezoelectric actuating module includes an upper piezoelectric chip, a lower piezoelectric chip, a first electrode, a second electrode, a conductive layer and a plurality of flow channels. The entrances of the flow channels of the upper piezoelectric chip and the lower piezoelectric chip are separated from each other by the same spacing interval. The entrances of the flow channels of the upper piezoelectric chip and the entrances of the flow channels of the lower piezoelectric chip are arranged in a staggered form. During operation of the piezoelectric actuating module, ink liquid is introduced into the flow channels of the piezoelectric actuating module from the upper cover plate and the lower cover plate, and then ejected out of the nozzles. | 03-15-2012 |
Chia Yun Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120253654 | CARPOOL ARRANGER AND METHOD OF OPERATION - The present invention is a carpool arranger and a method of operating the carpool arranger. The carpool arranger comprises at least one passenger internet device, at least one vehicle internet device and a central processing module. The method of operating the carpool arranger comprises steps of transmitting information from each passenger internet device and each vehicle internet device to a central processing module; planning an optimal route for a passenger internet device that transmits a carpool request; choosing appropriate vehicles; planning carpool routes for the chosen vehicles; and transmitting information from the central processing module to each passenger internet device and each vehicle internet device. | 10-04-2012 |
20120290507 | CARPOOL FARE ORGANIZER AND METHOD FOR GENERATING CARPOOL FARES - A carpool fare organizer is useful when there is at least one passenger and comprises a distance recording unit, a passenger calculating unit, a fare calculating module and at least one display device. The distance recording unit records a get-in distance, a get-out distance and an accumulated distance of each passenger. The passenger calculating unit calculates a number of passengers. The fare calculating module calculates an original fare, an accumulated discount and an economical fare. A method for generating carpool fares comprises steps of recording a get-in distance, a get-out distance and an accumulated distance of each passenger and a number of passengers, and calculating an economical fare with the get-in distance, the get-out distance, the accumulated distance and the number of passengers. | 11-15-2012 |
Chieh Jen Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20110085353 | Frame Structure of Backlight Module - A frame structure of a backlight module includes a body and a mold frame. A side wall surrounds a bearing surface of the body, and the side wall has at least one stopper and at least one positioning hole. A side edge of the mold frame has at least one positioning post. When the mold frame is disposed on the side wall, the side edge of the mold frame leans against the stopper, and the positioning post of the mold frame is embedded in the positioning hole. | 04-14-2011 |
Chien-Wei Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120105351 | Touch Pad Operable with Multi-Objects and Method of Operating same - The present invention provides a touch pad operable with multi-objects and a method of operating such a touch pad. The touch pad includes a touch structure for sensing touch points of a first and a second object and a controller for generating corresponding touching signals and related position coordinates. Moreover, the controller calculates at least two movement amount indexes according to coordinate differences between these position coordinates, thereby generating a movement amount control signal to control behaviors of a software object. | 05-03-2012 |
Chien-Yung Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20130257773 | ELECTRONIC DEVICE AND TOUCH PANEL FOR SAME - An electronic device includes a shell and a touch panel located in the shell. The touch panel includes a touch sensing unit, a signal transmitting circuit, a signal guiding circuit, a protection unit, and a driving unit. The signal transmitting circuit is electrically connected to the touch sensing unit and the driving unit. The signal guiding circuit surrounds the touch sensing unit and the signal transmitting circuit. The protection unit is electrically connected to the signal guiding circuit and ground. At least one switch signal is outputted from the driving unit and transmitted to the signal transmitting circuit and the signal guiding circuit. An external interference signal is received by the signal guiding circuit and guided to ground via the protection unit. | 10-03-2013 |
20140354578 | METHOD FOR SETTING DRIVING SIGNALS FOR ELECTRODE OF TOUCH PANEL AND DRIVING METHOD FOR TOUCH PANEL - A method for setting a driving signal for an electrode of a touch panel is provided. In the method, a varying driving signal is provided to the electrode. The varying driving signal includes a number of initial driving signal values varying with time. An initial capacitance signal value set is detected untouched from the electrode of the touch panel. The initial capacitance signal value set includes a number of varying initial capacitance signal values. The initial capacitance signal value set is generated and corresponds to the varying driving signal. A basic capacitance signal value is preset. A proximate initial capacitance signal value closest to the basic capacitance signal value is selected from the initial capacitance signal value set. The initial driving signal value corresponding to the proximate initial capacitance signal value is set as an optimized driving signal value of the electrode. | 12-04-2014 |
20140354580 | METHOD FOR DETECTING TOUCH SPOT OF TOUCH PANEL - A method for detecting touch spots of a touch panel. In the detecting process, a pulse signal is input into each of a plurality of first driving-sensing electrodes, thereby simulating an R | 12-04-2014 |
20140354581 | METHOD FOR DETECTING TOUCH SPOT OF TOUCH PANEL - A method for detecting touch spots of a touch panel. In the detecting process, a pulse signal is input into each of a plurality of first driving-sensing electrodes, thereby simulating an R | 12-04-2014 |
20150062068 | SENSING METHOD BASED ON CAPACITIVE TOUCH PANEL - A sensing method based on a capacitive touch panel is provided. The capacitive touch panel includes a touch sensor, a pressure sensor, and a deformable insulating layer disposed between the touch sensor and the pressure sensor to form a gap between the touch sensor and the pressure sensor. In the sensing method, at least one touch position is located using the touch sensor. Pressure information is sensed based on a number of self-capacitance variation values detected from the pressure sensor. The self-capacitance variation values are generated by a deformation of the deformable insulating layer under an external force. | 03-05-2015 |
20150062071 | METHOD FOR DETECTING TOUCH POINTS OF TOUCH PANEL - A method for detecting a touch point of a touch panel is disclosed. A first driving signal is applied to a first conductive layer or a second conductive layer to obtain a capacitance variety ΔC | 03-05-2015 |
20150062072 | METHOD FOR DETECTING TOUCH POINTS OF TOUCH PANEL - A method for detecting a touch point of a touch panel is disclosed. A first driving signal is applied to a first conductive layer or a second conductive layer to obtain a capacitance variety ΔC | 03-05-2015 |
20150062452 | TOUCH PANEL - A touch panel is disclosed. The touch panel comprises a first electrode plate and a second electrode plate spaced from first electrode plate. The first electrode plate comprises a first conductive layer and a second conductive layer opposite to the first conductive layer. The first conductive layer and the second conductive layer form a two-dimensional coordinate touching module. The second electrode plate comprises a third conductive layer. A distance between the second conductive layer and the third conductive layer is deformable. The second conductive layer and the third conductive layer form a third-dimensional coordinate touching module. | 03-05-2015 |
Chi-Hao Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20110168670 | Patterned Sapphire Substrate Manufacturing Method - A patterned sapphire substrate manufacturing method uses two-section dip etching procedure to improve the lateral etching rate at each etching position, so as to produce a concave-convex pattern composed of a plurality of triangular pyramid structures protruded from a surface onto an upper surface of a sapphire substrate, such that less planar area of the sapphire substrate surface will remain, and a mixed solution of sulfuric acid and phosphoric acid is used in a first dip etching step, and pure phosphoric acid or a mixed solution of sulfuric acid and phosphoric acid is used in a second dip etching step for etching the sapphire substrate to control the inclination of each triangular pyramid structure precisely, and providing a better light extraction rate for later manufactured light emitting diodes. | 07-14-2011 |
Chih-Chieh Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120326222 | MEMORY STRUCTURE AND FABRICATING METHOD THEREOF - A memory structure including a memory cell is provided, and the memory cell includes following elements. A first gate is disposed on a substrate. A stacked structure includes a first dielectric structure, a channel layer, a second dielectric structure and a second gate disposed on the first gate, a first charge storage structure disposed in the first dielectric structure and a second charge storage structure disposed in the second dielectric structure. At least one of the first charge storage structure and the second charge storage structure includes two charge storage units which are physically separated. A first dielectric layer is disposed on the first gate at two sides of the stacked structure. A first source and drain and a second source and drain are disposed on the first dielectric layer and located at two sides of the channel layer. | 12-27-2012 |
20130092997 | NON-VOLATILE MEMORY AND MANUFACTURING METHOD THEREOF - A non-volatile memory and a manufacturing method thereof are provided. A first oxide layer having a protrusion is formed on a substrate. A pair of doped regions is formed in the substrate at two sides of the protrusion. A pair of charge storage spacers is formed on the sidewalls of the protrusion. A second oxide layer is formed on the first oxide layer and the charge storage spacers. A conductive layer is formed on the second oxide layer. | 04-18-2013 |
20130134497 | MEMORY DEVICE AND METHOD FOR FABRICATING THE SAME - A memory device is described, including a gate over a substrate, a gate dielectric between the gate and the substrate, and two charge storage layers. The width of the gate is greater than that of the gate dielectric, so that two gaps are present at both sides of the gate dielectric and between the gate and the substrate. Each charge storage layer includes a body portion in one of the gaps, a first extension portion connected with the body portion and protruding out of the corresponding sidewall of the gate, and a second extension portion connected to the first extension portion and extending along the sidewall of the gate, wherein the edge of the first extension portion protrudes from the sidewall of the second extension portion. | 05-30-2013 |
20130240975 | ROM FOR CONSTRAINING 2nd-BIT EFFECT - A read only memory including a substrate, a source region and a drain region, a charge storage structure, a gate, and a local extreme doping region is provided. The source region and the drain region are disposed in the substrate, the charge storage structure is located on the substrate between the source region and the drain region, and the gate is configured on the charge storage structure. The local extreme doping region is located in the substrate between the source region and the drain region and includes a low doping concentration region and at least one high doping concentration region. The high doping concentration region is disposed between the low doping concentration region and one of the source region and the drain region, and a doping concentration of the high doping concentration region is three times or more than three times a doping concentration of the low doping concentration region. | 09-19-2013 |
20140209992 | FABRICATING METHOD OF NON-VOLATILE MEMORY STRUCTURE - A fabricating method for fabricating a non-volatile memory structure including the following steps is provided. A first conductive type doped layer is formed in a substrate. A plurality of stacked structures is formed on the substrate, and each of the stacked structures includes a charge storage structure. A first dielectric layer is formed on the substrate between the adjacent stacked structures. A second conductive type doped region is formed in the substrate between the adjacent charge storage structures. The second conductive type doped region has an overlap region with each of the charge storage structures. In addition, the second conductive type doped region divides the first conductive type doped layer into a plurality of first conductive type doped regions that are separated from each other. A conductive layer is formed on the first dielectric layer. | 07-31-2014 |
20140264543 | STRUCTURE AND MANUFACTURING METHOD OF A NON-VOLTAILE MEMORY - A semiconductor structure uses its control gate to be the wordline for receiving an operation voltage for the semiconductor structure. The semiconductor structure has a first and a second doped region and a buried channel between the first and the second doped region, wherein the buried channel has a first length along the first direction. The semiconductor structure further has a charge trapping layer stack on the buried channel and a conductive layer on the charge trapping layer stack, wherein the conductive layer extends along the first direction. The conductive layer is configured as both the control gate and the wordline of the semiconductor structure. | 09-18-2014 |
20140306282 | MULTI LEVEL PROGRAMMABLE MEMORY STRUCTURE - A memory structure includes a memory cell, and the memory cell includes following elements. A first gate is disposed on a substrate. A stacked structure includes a first dielectric structure, a channel layer, a second dielectric structure and a second gate disposed on the first gate, a first charge storage structure disposed in the first dielectric structure and a second charge storage structure disposed in the second dielectric structure. The first charge storage structure is a singular charge storage unit and the second charge storage structure comprises two charge storage units which are physically separated. A channel output line physically connected to the channel layer. A first dielectric layer is disposed on the first gate at two sides of the stacked structure. A first source or drain and a second source or drain are disposed on the first dielectric layer and located at two sides of the channel layer. | 10-16-2014 |
20140308791 | MANUFACTURING METHOD OF NON-VOLATILE MEMORY - A non-volatile memory and a manufacturing method thereof are provided. In this method, a first oxide layer having a protrusion is formed on a substrate. A pair of doped regions is formed in the substrate at two sides of the protrusion. A pair of charge storage spacers is formed on the sidewalls of the protrusion. A second oxide layer is formed on the first oxide layer and the pair of charge storage spacers. A conductive layer is formed on the second oxide layer, wherein the conductive layer is located completely on the top of the pair of charge storage spacers. | 10-16-2014 |
20140346586 | NON-VOLATILE MEMORY STRUCTURE - A non-volatile memory structure, including a substrate, a plurality of stacked structures, a plurality of first conductive type doped regions, at least one second conductive type doped region, a conductive layer, and a first dielectric layer, is provided. The stacked structures are disposed on the substrate, and each of the stacked structures includes a charge storage structure. The first conductive type doped regions are disposed in the substrate under the corresponding charge storage structures respectively. The second conductive type doped region is disposed in the substrate between the adjacent charge storage structures and has an overlap region with each of the charge storage structures. The conductive layer covers the second conductive type doped region. The first dielectric layer is disposed between the conductive layer and the second conductive type doped region. | 11-27-2014 |
Chih-Feng Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120025860 | Burn-in socket and testing fixture using the same - A burn-in socket for carrying an electronic device to let the electronic device electrically connect to a circuit board via the burn-in socket is provided. The electronic device has a body and at least a lead. The burn-in socket comprises a frame and a carrier, the frame has an opening and a plurality of first aligning portions, wherein the opening fits onto the contour of the body, and the first aligning portions surrounds the opening. The carrier has a plurality of second aligning portions. The frame is assembled to the carrier with the conjunction of the first aligning portions and the second aligning portions. The body is capable of fitting into the opening to let the lead electrically connect to the circuit board via the carrier. | 02-02-2012 |
Chin-Chung Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140042907 | LED DRIVING DEVICE - A LED driving device adapted to driving N LED strings connected in series is provided. N is a positive integer greater than 1. The LED driving device includes (N−1) switch units, a current source, a detection unit and a control unit. The ith switch unit electrically connects to the (i+1) LED string in parallel or to the ith LED string in parallel, and 0 | 02-13-2014 |
Ching-Yun Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20110191513 | INTERRUPT CONTROL METHOD AND SYSTEM - An interrupt control system comprises: a central processing unit (CPU); a peripheral device; an interrupt controller, and an interrupt preprocessing circuit. The peripheral device optionally issues an interrupt request, and the interrupt controller generates and outputs a first interrupt request signal in response to the interrupt request. The interrupt preprocessing circuit generates and outputs two first interrupt acknowledgement signals to the interrupt controller in response to the first interrupt request signal. An interrupt vector is generated and outputted by the interrupt controller in response to the two first interrupt acknowledgement signals, and the interrupt vector is transmitted to the CPU through the interrupt preprocessing circuit. | 08-04-2011 |
Chin Huang Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20100007575 | COUPLED-LOOP CHIP ANTENNA - A loop antenna for communication is provided, which includes a microwave substrate, being a hexahedron; a first conductive layer, disposed on an upper surface of the substrate for forming a first loop; a second conductive layer, disposed on a first side surface of the substrate, and electrically connected to a feed-in point and a ground point; and a third conductive layer, disposed on a lower surface of the substrate for forming a second loop. The first conductive layer and the second conductive layer are electrically connected at the junction between the upper surface and the first side surface, and the second conductive layer and the third conductive layer are electrically connected at the junction between the first side surface and the lower surface. The antenna also has an appropriate bandwidth for wireless communication application. | 01-14-2010 |
Chiu-Hung Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20080211545 | SAMPLE-AND-HOLD APPARATUS AND OPERATING METHOD THEREOF - A sample-and-hold apparatus and an operating method thereof are provided. The sample-and-hold apparatus includes a sampling amplifier, a transistor, a first switch, a second switch, a sampling capacitor, and a drain-charge unit. A first input terminal of the sampling amplifier receives an input signal. A first-terminal of the transistor is coupled to a first voltage. The first switch is coupled between an output terminal of the sampling amplifier and a gate of the transistor. The first and second terminals of the second switch are coupled to a second terminal of the transistor and a second input terminal of the sampling amplifier, respectively. The first and second terminals of the sampling capacitor are coupled to the gate of the transistor and a reference voltage. The drain-charge unit for draining/providing charges has first and second terminals coupled to the second terminal of the second switch and a second voltage, respectively. | 09-04-2008 |
Chuan-Ho Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20090067167 | BACKLIGHT STRUCTURE - A backlight structure comprises a frame, a circuit board, and a connector. The frame has an opening. The circuit board is located below the frame and has a through hole, wherein the through hole aligns with the opening. The connector passes through the opening and the through hole, protrudes from a surface of the frame, and is electrically connected to the circuit board. | 03-12-2009 |
20110013380 | Backlight Structure Including Clipping Connectors - A backlight structure comprises a frame, a circuit board, and a connector. The frame has an opening. The circuit board is located below the frame and has a through hole, wherein the through hole aligns with the opening. The connector passes through the opening and the through hole, protrudes from a surface of the frame, and is electrically connected to the circuit board. | 01-20-2011 |
Chun-Fai Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20110024801 | TRANSISTORS HAVING A COMPOSITE STRAIN STRUCTURE, INTEGRATED CIRCUITS, AND FABRICATION METHODS THEREOF - A transistor includes a gate electrode disposed over a substrate. At least one composite strain structure is disposed adjacent to a channel below the gate electrode. The at least one composite strain structure includes a first strain region within the substrate. A second strain region is disposed over the first strain region. At least a portion of the second strain region is disposed within the substrate. | 02-03-2011 |
20110223752 | METHOD FOR FABRICATING A GATE STRUCTURE - The present disclosure discloses an exemplary method for fabricating a gate structure comprising depositing and patterning a dummy oxide layer and a dummy gate electrode layer on a substrate; surrounding the dummy oxide layer and the dummy gate electrode layer with a sacrificial layer; surrounding the sacrificial layer with a nitrogen-containing dielectric layer; surrounding the nitrogen-containing dielectric layer with an interlayer dielectric layer; removing the dummy gate electrode layer; removing the dummy oxide layer; removing the sacrificial layer to form an opening in the nitrogen-containing dielectric layer; and depositing a gate dielectric; and depositing a gate electrode. | 09-15-2011 |
20110312145 | SOURCE AND DRAIN FEATURE PROFILE FOR IMPROVING DEVICE PERFORMANCE AND METHOD OF MANUFACTURING SAME - An integrated circuit device and method for manufacturing the integrated circuit device is disclosed. The disclosed method provides improved control over a surface proximity and tip depth of integrated circuit device. In an embodiment, the method achieves improved control by forming a doped region and a lightly doped source and drain (LDD) region in a source and drain region of the device. The doped region is implanted with a dopant type opposite the LDD region. | 12-22-2011 |
20120001238 | INTEGRATED CIRCUIT DEVICE WITH WELL CONTROLLED SURFACE PROXIMITY AND METHOD OF MANUFACTURING SAME - An integrated circuit device and method for manufacturing the integrated circuit device is disclosed. The disclosed method provides improved control over a surface proximity and tip depth of integrated circuit device. In an embodiment, the method achieves improved control by forming a lightly doped source and drain (LDD) region that acts as an etch stop. The LDD region may act as an etch stop during an etching process implemented to form a recess in the substrate that defines a source and drain region of the device. | 01-05-2012 |
20120056276 | STRAINED ASYMMETRIC SOURCE/DRAIN - The present disclosure provides a semiconductor device and methods of making wherein the semiconductor device has strained asymmetric source and drain regions. A method of fabricating the semiconductor device includes providing a substrate and forming a poly gate stack on the substrate. A dopant is implanted in the substrate at an implant angle ranging from about 10° to about 25° from perpendicular to the substrate. A spacer is formed adjacent the poly gate stack on the substrate. A source region and a drain region are etched in the substrate. A strained source layer and a strained drain layer are respectively deposited into the etched source and drain regions in the substrate, such that the source region and the drain region are asymmetric with respect to the poly gate stack. The poly gate stack is removed from the substrate and a high-k metal gate is formed using a gate-last process where the poly gate stack was removed. | 03-08-2012 |
20120083088 | INTEGRATED CIRCUIT DEVICE WITH WELL CONTROLLED SURFACE PROXIMITY AND METHOD OF MANUFACTURING SAME - An integrated circuit device and method for manufacturing the integrated circuit device is disclosed. The disclosed method provides improved control over a surface proximity and tip depth of integrated circuit device. In an embodiment, the method achieves improved control by forming a doped region and a lightly doped source and drain (LDD) region in a source and drain region of the device. The doped region is implanted with a dopant type opposite the LDD region. | 04-05-2012 |
20120273847 | INTEGRATED CIRCUIT DEVICE WITH WELL CONTROLLED SURFACE PROXIMITY AND METHOD OF MANUFACTURING SAME - An integrated circuit device and method for manufacturing the integrated circuit device is disclosed. The disclosed method provides improved control over a surface proximity and tip depth of integrated circuit devices. An exemplary integrated circuit device achieved by the method has a surface proximity of about 1 nm to about 3 nm and a tip depth of about 5 nm to about 10 nm. The integrated circuit device having such surface proximity and tip depth includes an epi source feature and an epi drain feature defined by a first facet and a second facet of a substrate in a first direction, such as a {111} crystallographic plane of the substrate, and a third facet of the substrate in a second direction, such as a { 100} crystallographic plane of the substrate. | 11-01-2012 |
20130334617 | GATE STRUCTURE HAVING LIGHTLY DOPED REGION - A gate structure includes a gate dielectric over a substrate, and a gate electrode over the gate dielectric, wherein the gate dielectric contacts sidewalls of the gate electrode. The gate structure further includes a nitrogen-containing dielectric layer surrounding the gate electrode, and a contact etch stop layer (CESL) surrounding the nitrogen-containing dielectric layer. The gate structure further includes an interlayer dielectric layer surrounding the CESL and a lightly doped region in the substrate, the lightly doped region extends beyond an interface of the sidewalls of the gate electrode and the gate dielectric. | 12-19-2013 |
Chung-Chao Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20090049357 | Decoding Method for Quasi-Cyclic Low-Density Parity-Check Codes and Decoder for The Same - A decoding method for quasi-cyclic low-density parity-check (QC-LDPC) codes sequentially decodes a plurality of block codes defined by an identical parity-check matrix derived from a parity-check matrix of the QC-LDPC codes, wherein size of the identical parity-check matrix is smaller than size of the parity-check matrix. | 02-19-2009 |
Chung-Shen Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20100134172 | CHARGE-SHARING METHOD AND DEVICE FOR CLOCK SIGNAL GENERATION - A clock generation circuit has two output ends to provide a first clock signal and a second clock signal, in response to first and second input signals, respectively. A charge storage component is used to transfer some charge from the first output end to the charge storage component when the first clock signal is high for a period of time, and to transfer the charge from the charge storage component to the second output end when the second clock signal is low. At a different period of time in the clock cycle, the charge storage component is used to transfer some charge from the second output end to the charge storage component when the second clock signal is high for a period of time, and to transfer the charge from the charge storage component to the first output end when the first clock signal is low. | 06-03-2010 |
Chun-Min Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20130320484 | SEMICONDUCTOR DEVICE FORMATION - An apparatus of and method for making a semiconductor structure having a shallow trench isolation (STI) trench with a substantially v-shaped profile, that is the distance between top portions is greater than the distance between bottom portions of shallow trench isolation (STI) structure sidewalls adjacent to the trench, provides for substantially seamless and substantially void-free gate structures. The semiconductor structures are formed by implanting an implantation species into the sidewalls, which allows for the top portions of the sidewalls to be etched away at a greater rate than that of the bottom portions, resulting in the substantially v-shaped profile. And the substantially v-shaped profile allows for subsequent device layers to more easily and smoothly fill in the v-shaped trenches, due to a wider opening toward the tops of the trenches. | 12-05-2013 |
Chun-Yuan Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20130321342 | OPTICAL TOUCH SCREEN EXPANSION METHOD - An optical touch screen expansion method comprises a primary optical touch module setting process and at least one expanded optical touch module setting process that respectively enable a host to acquire original touch position information according to an identification code thereof and work out information of an absolute position of a touch point via a touch position calibration algorithm, whereby the host can simultaneously control several optical touch modules. Therefore, the present invention enables a single host (i.e., identical software) to control several optical touch modules. | 12-05-2013 |
Fang-Hsuan Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120242789 | APPARATUS FOR GENERATING REAL-TIME STEREOSCOPIC IMAGE AND METHOD THEREOF - Disclosed is an apparatus and method for generating a real-time stereoscopic image from depth map. According to the depth information of the image, a depth-image-based rendering (DIBR) algorithm is used to shift (or move) the position of the object in the image to generate the stereoscopic image with parallax. When the object is shifted (or moved) away from its original position, a hole will occur in the original position. Therefore an image inpainting algorithm is developed to fill the hole. In order to achieve the real-time application, a hardware architecture and method have been developed to accomplish the DIBR and image inpainting algorithm. | 09-27-2012 |
Fu-Chen Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20100293309 | Production Tool For Low-Level Format Of A Storage Device - A production tool for low-level format of a storage device is disclosed. The production tool includes an input connector connectable and an output connector, both of which conform to an interface standard. At least a redundant pin of the input connector is unconnected with a corresponding redundant pin of the output connector, and the redundant pin of the output connector is electrically connected to receive a provided predetermined signal, the presence of which indicating a low-level format mode. | 11-18-2010 |
His-Tsu Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20110294724 | LOW HEMOLYTIC ANTIMICROBIAL PEPTIDE, PHARMACEUTICAL COMPOSITION AND USE THEREOF - Disclosed is an antimicrobial peptide having an amino acid sequence of formula presented as (P | 12-01-2011 |
His-Tsung Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20100107676 | SPRAY TYPE HEAT-EXCHANGING UNIT - A spray type heat-exchanging unit includes a main body; a distributive refrigerant spray module located in an upper part of the main body and having an extended distributor and a refrigerant spray surface; and a plurality of heat exchange tubes provided in the main body below the distributive refrigerant spray module. A liquid refrigerant is guided into the extended distributor to drip onto the refrigerant spray surface, and then uniformly sprayed onto the heat exchange tubes. Gaseous refrigerant produced by evaporation in heat exchange in the main body is recovered via a top opening of the main body, making the mechanical refrigerating apparatus more efficient than a refrigerating apparatus adopting a flooded evaporator, and minimizing the refrigerant charge amount and material cost required by the heat-exchanging unit. | 05-06-2010 |
Hong-Chen Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120020179 | METHOD AND APPARATUS FOR WORD LINE DECODER LAYOUT - A word line decoder comprises a plurality of driver circuits, a plurality of word lines provided at respective outputs of the driver circuits, and a plurality of primary input lines coupled to the driver circuits and oriented in a first direction. The word line decoder also comprises a plurality of secondary input lines coupled to the driver circuits and oriented in the first direction. The word line decoder also comprises a local decode line coupled to each of the primary input lines. The word line decoder also comprises a decode line coupled to the local decode line and oriented in the first direction. A cluster decode line is coupled to the decode line. The word line decoder is configured to select at least one of the word lines based on signals provided by the cluster decode line and the secondary input lines. | 01-26-2012 |
20120182792 | BIASING CIRCUIT AND TECHNIQUE FOR SRAM DATA RETENTION - A SRAM system includes: a SRAM cell array coupled between high and low supply nodes, a difference therebetween defining a data retention voltage (VDR) for a low power data retention mode; a main power switch coupling one of high and low supply nodes to a main power supply and disconnecting the one high and low supply nodes from the main power supply during the low power data retention mode; a monitor cell including a SRAM cell preloaded with a data bit and configured for data destruction responsive to a reduction in VDR before data destruction occurs in the SRAM cell array; and a clamping power switch responsive to data destruction in the monitor cell to couple the one of the high and low supply nodes to the main power supply. | 07-19-2012 |
Horng-Long Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20090053851 | ORGANIC THIN FILM TRANSISTOR ARRAY SUBSTRATE AND LIQUID CRYSTAL DISPLAY INCLUDING THE SAME - An organic thin film transistor array substrate including a substrate divided into an LCD region and an OTFT region; a first dielectric layer formed on the substrate in the LCD region and having a first uneven portion; an organic semiconducting layer formed on the substrate in the OTFT region; a gate, source, and drain formed in the OTFT region, wherein the source and drain are in contact with the organic semiconducting layer to form a channel between the source and drain; and a pixel electrode formed on the first uneven portion of the first dielectric layer in the LCD region. | 02-26-2009 |
Ho-Tzu Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20100149426 | SYSTEMS AND METHODS FOR BANDWIDTH OPTIMIZED MOTION COMPENSATION MEMORY ACCESS - In one exemplary embodiment, methods and systems are disclosed for providing access to video data. The disclosed methods and systems comprise providing a memory device having a plurality of memory areas, and receiving a data sequence containing the video data of a plurality of blocks of a video image frame. The methods and systems also comprise storing the video data in the memory device by allocating a plurality of pixel data groups along a frame-width direction in consecutive memory-addressing areas, and allowing access to the video data in response to a data access request. | 06-17-2010 |
Hsiao-Chung Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20110012891 | GATE PULSE MODULATION CIRCUIT AND LIQUID CRYSTAL DISPLAY THEREOF - The present invention relates to a gate pulse modulation (GPM) circuit and the application of same in a liquid crystal display for improving the display performance thereof. The gate pulse modulation circuit is configured to modulate multi-phase clock pulse signals so as to correspondingly generate odd gate pulse waveforms and even gate pulse waveforms that are different from one another. | 01-20-2011 |
Hsiao-Yi Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20090032825 | Structure Of LED-Based Display Module And Method For Manufacturing The Same - The display module contains a circuit board, a heat-resistant and transparent protective layer, and a transparent and waterproofing enclosing member. The circuit board has a number of LED devices configured on the front surface and at least a terminal on the back surface. The LED devices are electrically and signally wired to the terminal so that electricity and video signals are fed to the LED devices via the terminal. The protective layer is coated on the outer surfaces of the LED devices and the circuit board so as to protect the wiring, the soldering contacts, and the electrical components of the circuit board from being damaged by the high temperature during the process of forming the enclosing member. The enclosing member wraps the circuit board and the LED devices entirely within and exposes only the terminal. | 02-05-2009 |
Hsing-Kai Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140266568 | CURRENT SENSING RESISTOR - A resistor device includes a resistor plate having opposite first and second surfaces; a first metal layer including first and second portions which are disposed on the first surface of the resistor plate at opposite first and second sides, respectively; and a second metal layer including a first sensing pad, a second sensing pad, a first current pad and a second current pad, separate from one another, wherein the first sensing pad and the first current pad are disposed on the first portion of the first metal layer and the second sensing pad and the second current pad are disposed on the second portion of the first metal layer. A protective layer is preferably provided, overlying the resistor plate and the first metal layer uncovered by the second metal layer. | 09-18-2014 |
Hsin-I Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20080202800 | Re-routing method and the circuit thereof - A re-routing method and the circuit thereof, used to rearrange the external circuit coupled with the integrated circuit (IC), comprises the steps of providing a plurality of first conductive plate on the substrate of the IC to form an isolation layer; providing a plurality of second conductive plates on the isolation layer, wherein each of the second conductive plates is moved in isovector with each of the corresponding first conductive plates as the center, each of the second conductive plates electrically connected with each of the first conductive plates. Therefore, according to move the second conductive plates in isovector, the probe card may be reused for circuit testing to save the cost and reduce the material management. | 08-28-2008 |
Hsiu-Yu Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120083560 | BIO-BASED MATERIAL COMPOSITION AND OPTICAL DEVICE EMPLOYING THE SAME - The invention provides a bio-based material composition and an optical device employing the same. The composition can be a petroleum resin-free composition, including a polylactic acid resin, a filler, and a light diffusion agent. Further, the composition can be a composition with petroleum resin, including a polylactic acid resin, a petroleum resin, a light diffusion agent, and an antioxidant. | 04-05-2012 |
Hsu-Chen Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20080239794 | Magnetoresistive random access memory device with small-angle toggle write lines - Disclosed herein are toggle-mode magnetoresistive random access memory (MRAM) devices having small-angle toggle write lines, and related methods of toggle-mode switching MRAM devices. Also disclosed are layouts for MRAM devices constructed according to the disclosed principles. Generally speaking, the disclosed principles provide for non-orthogonally aligned toggle-mode write lines used to switch toggle-mode MRAM devices that employ a bias field to decrease the threshold needed to switch the magnetic state of each device. While the conventional toggle-mode write lines provide for the desired orthogonal orientation of the applied magnetic fields to optimize device switching, the use of a bias field affects this orthogonal orientation. By non-orthogonally aligning the two write lines as disclosed herein, the detrimental affect of the bias field may be compensated for such that the net fields applied to the device for both lines are again substantially orthogonal, as is desired. | 10-02-2008 |
20090085132 | MRAM Cell Structure with a Blocking Layer for Avoiding Short Circuits - A MRAM cell structure includes a bottom electrode; a magnetic tunnel junction unit disposed on the bottom electrode; a top electrode disposed on the magnetic tunnel junction unit; and a blocking layer disposed on the top electrode, wherein the blocking layer is wider than the magnetic tunnel junction unit for preventing against formation of a short circuit between a contact and the magnetic tunnel junction unit. | 04-02-2009 |
Hsu-Chun Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20110043772 | PROJECTION MODULE AND ADJUSTMENT MECHANISM THEREOF - A projection module includes a base, a light source, a light valve, a lens module, and an adjustment module. The light source is disposed on the base and capable of providing an illumination beam. The light valve is disposed on the base and capable of converting the illumination beam into an image beam. The lens module is slidably disposed on the base and capable of projecting the image beam. The adjustment mechanism includes a rolling wheel and a slide pin. The rolling wheel is pivotably mounted to the base and includes a slide groove. The slide pin is fixed to the lens module and extends into the slide groove. The rolling wheel is capable of pivoting to drive the slide groove to pivot and the slide groove moves the slide pin to drive the lens module to move with respect to the base when the slide groove pivots. | 02-24-2011 |
Huai-Yu Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20090246964 | Etching process for phase-change films - The invention is directed to a method for etching a phase change material layer comprising steps of providing a phase change material layer and performing a first etching process on the phase change material layer. The etching process is performed with an etchant comprising a fluoride-based gas with a concentration of the fluoride-based gas up to 85% of a total volume of the etchant. | 10-01-2009 |
20100328996 | PHASE CHANGE MEMORY HAVING ONE OR MORE NON-CONSTANT DOPING PROFILES - A phase change memory device with a memory element including a basis phase change material, such as a chalcogenide, and one or more additives, where the additive or additives have a non-constant concentration profile along an inter-electrode current path through a memory element. The use of “non-constant” concentration profiles for additives enables doping the different zones with different materials and concentrations, according to the different crystallographic, thermal and electrical conditions, and different phase transition conditions. | 12-30-2010 |
20110049456 | PHASE CHANGE STRUCTURE WITH COMPOSITE DOPING FOR PHASE CHANGE MEMORY - A memory device is described using a composite doped phase change material between a first electrode and a second electrode. A memory element of phase change material, such as a chalcogenide, is between the first and second electrodes and has an active region. The phase change material has a first dopant, such as silicon oxide, characterized by tending to segregate from the phase change material on grain boundaries in the active region, and has a second dopant, such as silicon, characterized by causing an increase in recrystallization temperature of, and/or suppressing void formation in, the phase change material in the active region. | 03-03-2011 |
20110097825 | Methods For Reducing Recrystallization Time for a Phase Change Material - A method for reducing recrystallization time for a phase change material of a memory cell element in conjunction with the manufacture of a memory cell device can be carried out as follows. A phase change material, a buffer layer material and a cladding layer material are selected. The buffer layer material is deposited on the substrate, the phase change material is deposited on the buffer layer, and the cladding layer material is deposited on the phase change material to form a memory cell element. The thickness of the phase change material is preferably less than 30 nm and more preferably less than 10 nm. The recrystallization time of the phase change material of the memory cell element is determined. If the recrystallization time is not less than a length of time X, these steps are repeated while changing at least one of the selected materials and material thicknesses. | 04-28-2011 |
20120193595 | COMPOSITE TARGET SPUTTERING FOR FORMING DOPED PHASE CHANGE MATERIALS - A layer of phase change material with silicon or another semiconductor, or a silicon-based or other semiconductor-based additive, is formed using a composite sputter target including the silicon or other semiconductor, and the phase change material. The concentration of silicon or other semiconductor is more than five times greater than the specified concentration of silicon or other semiconductor in the layer being formed. For silicon-based additive in GST-type phase change materials, sputter target may comprise more than 40 at % silicon. Silicon-based or other semiconductor-based additives can be formed using the composite sputter target with a flow of reactive gases, such as oxygen or nitrogen, in the sputter chamber during the deposition. | 08-02-2012 |
Huang-Chung Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20130009144 | TOP-GATE TRANSISTOR ARRAY SUBSTRATE - A top-gate transistor array substrate includes a transparent substrate with a plane, an ion release layer, a pixel array, and a first insulating layer. The ion release layer is disposed on the transparent substrate and completely covers the plane. The pixel array is disposed on the ion release layer and includes a plurality of transistors and a plurality of pixel electrodes. Each of the transistors includes a source, a drain, a gate and a MOS (metal oxide semiconductor) layer. The drain, the source and the MOS layer are disposed on the ion release layer. The pixel electrodes are electrically connected to the drains respectively. The gate is disposed above the MOS layer. The first insulating layer is disposed between the MOS layers and the gates. The MOS layer contacts the ion release layer. The ion release layer can release a plurality of ions into the MOS layers. | 01-10-2013 |
Hung-You Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140160444 | PROJECTION APPARATUS AND LIGHT CONDENSING MODULE - A projection apparatus and a light condensing module are provided. The light condensing module condenses and deflects an incident beam. The light condensing module includes a curving incident surface, a curving outgoing surface and a reflection surface. The curving incident surface receives the incident beam. The curving outgoing surface is disposed on a transmission path of the incident beam from the curving incident surface. The reflection surface is disposed on the transmission path of the incident beam, and located between the curving incident surface and the curving outgoing surface. A ray of the incident beam propagates through the curving incident surface along the optical axis of the curving incident surface, and emits out from the curving outgoing surface along a direction inclined to the optical axis of the curving outgoing surface. | 06-12-2014 |
20140293234 | LIGHT MODULE AND PROJECTION DEVICE - A light module includes a first light source. The first light source includes a first light-emitting element and a first lens element. The first light-emitting element includes a first light-emitting chip for emitting a first light beam and a wavelength conversion material located on the first light-emitting chip for transferring parts of the first light beam to a second light beam. The first lens element faces the first light-emitting element and is located on a transmission path of the first light beam and a transmission path of the second light beam, and the first lens element includes an optical filter for filtering off the first light beam and being passed by the second light beam. | 10-02-2014 |
Jia-Shyong Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20130319832 | TOUCH PANEL - A touch panel includes a first electrode plate and a second electrode plate. The first electrode plate includes a first substrate and a first conductive layer. The first conductive layer is located on a surface of the first substrate. The first conductive layer is a carbon nanotube layer. The second electrode plate includes a second substrate and a second conductive layer. The second conductive layer is located on a surface of the second substrate. The second conductive layer is opposite to and spaced from the first conductive layer. The second conductive layer is a metal conductive layer. | 12-05-2013 |
20130319841 | TOUCH PANEL - A touch panel includes a first conductive layer, an insulating layer and a second conductive layer. The first conductive layer, the insulating layer, and the second conductive layer are stacked in that order. The first conductive layer includes a carbon nanotube layer. The carbon nanotube layer includes a large number of carbon nanotubes, and the carbon nanotubes are arranged substantially along a first direction. The second conductive layer includes a number of metal strips. The metal strips are spaced from each other. The metal strips are arranged substantially along a second direction, and the first direction and the second direction are intersected. | 12-05-2013 |
20150062068 | SENSING METHOD BASED ON CAPACITIVE TOUCH PANEL - A sensing method based on a capacitive touch panel is provided. The capacitive touch panel includes a touch sensor, a pressure sensor, and a deformable insulating layer disposed between the touch sensor and the pressure sensor to form a gap between the touch sensor and the pressure sensor. In the sensing method, at least one touch position is located using the touch sensor. Pressure information is sensed based on a number of self-capacitance variation values detected from the pressure sensor. The self-capacitance variation values are generated by a deformation of the deformable insulating layer under an external force. | 03-05-2015 |
20150062071 | METHOD FOR DETECTING TOUCH POINTS OF TOUCH PANEL - A method for detecting a touch point of a touch panel is disclosed. A first driving signal is applied to a first conductive layer or a second conductive layer to obtain a capacitance variety ΔC | 03-05-2015 |
20150062072 | METHOD FOR DETECTING TOUCH POINTS OF TOUCH PANEL - A method for detecting a touch point of a touch panel is disclosed. A first driving signal is applied to a first conductive layer or a second conductive layer to obtain a capacitance variety ΔC | 03-05-2015 |
20150062452 | TOUCH PANEL - A touch panel is disclosed. The touch panel comprises a first electrode plate and a second electrode plate spaced from first electrode plate. The first electrode plate comprises a first conductive layer and a second conductive layer opposite to the first conductive layer. The first conductive layer and the second conductive layer form a two-dimensional coordinate touching module. The second electrode plate comprises a third conductive layer. A distance between the second conductive layer and the third conductive layer is deformable. The second conductive layer and the third conductive layer form a third-dimensional coordinate touching module. | 03-05-2015 |
Kai Michael Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140359536 | THREE-DIMENSIONAL (3D) HUMAN-COMPUTER INTERACTION SYSTEM USING COMPUTER MOUSE AS A 3D POINTING DEVICE AND AN OPERATION METHOD THEREOF - A three-dimensional user interface system includes at least one pointing/input device and an imaging device configured for capturing one or more image frames each providing at least two different views of a scene including the at least one pointing/input device. The imaging device is a multi-view imaging device which provides at least two different views of the scene per each of the one or more image frames captured. One or more software programs calculate from reference points in the image frames at least a spatial and a velocity parameter of the at least one pointing/input device when moved through a three-dimensional space and for rendering on a graphical user interface of a computing device a visual marker corresponding to the spatial and velocity parameters of the at least one pointing/input device in three-dimensional space. Methods for three-dimensional pointing and/or data input incorporating the described system are also provided. | 12-04-2014 |
20150022449 | ALGORITHMS, SOFTWARE AND AN INTERACTION SYSTEM THAT SUPPORT THE OPERATION OF AN ON THE FLY MOUSE - Methods and systems for surface-free pointing and/or command input include a computing device operably linked to an imaging device. The imaging device can be any suitable video recording device including a conventional webcam. At least one pointing/input device is provided including a visible point light source emitting light in a wavelength defining a predetermined color. The at least one pointing/input device may be a conventional optoelectronic computer mouse. The imaging device captures one or more sequential image frames each including a view of a scene including the visible point light source. One or more software programs calculate a position and/or a motion of the at least one point light source in the captured image frames by identifying colored areas corresponding to the point light source and mapping those colored areas to a position and/or motion of a visual marker such as a cursor in a graphical user interface. | 01-22-2015 |
20150049021 | THREE-DIMENSIONAL POINTING USING ONE CAMERA AND THREE ALIGNED LIGHTS - Methods and systems for surface-free pointing and/or command input include a computing device operably linked to an imaging device. The imaging device can be any suitable video recording device including a conventional webcam. At least one pointing/input device is provided including first and second sets of visible point light sources, wherein the first and second sets emit differently colored light. The imaging device captures one or more sequential image frames each including a view of a scene including the first and second sets of visible point light sources. One or more software programs calculate a position and/or a motion and/or an orientation of the pointing/input device in the captured image frames by identifying colored areas corresponding to the first set of aligned visible point light sources. Certain activation patterns of individual point light sources are mapped to particular pointing and/or input commands. | 02-19-2015 |
Kai-Wen Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140001346 | IMAGE PROJECTION DEVICE AND DETECTION METHOD THEREOF | 01-02-2014 |
20140168619 | LASER PROJECTOR AND METHOD OF DETECTING SCANNING ANGLE RANGE OF LASER BEAM THEREOF - A method of detecting a scanning angle range of a laser beam of a laser projector is provided. First, a photo sensor is disposed between first and second positions on a projection mirror. Then, a laser beam emitted from the laser projector scans back and forth between the first and second positions, so that the photo sensor receives the laser beam sequentially at first and second scanning time points to generate first and second sensing signals, respectively. If an actual time interval between the first and second sensing signals conforms to an expected time interval, an actual scanning angle range of the laser beam is determined as normal. If the actual time interval does not conform to the expected time interval, the actual scanning angle range of the laser beam is determined as abnormal and the laser projector stops emitting the laser beam. A laser projector is also provided. | 06-19-2014 |
20150042365 | DETECTION CIRCUIT - A detection circuit is provided. A detection signal corresponding to an equivalent capacitance value of a micro-electro-mechanical system is generated by an oscillator, and the equivalent capacitance value of the micro-electro-mechanical system varies with a location of the micro-electro-mechanical system. | 02-12-2015 |
Kai-Yang Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140071009 | Dual-band Antenna - A dual-band antenna utilized in a wireless communication device for receiving or transmitting wireless signals of a first frequency band and a second frequency band includes a rectangular metal plane formed with a slot structure substantially extending from a first side to a second side of the rectangular metal plane, a feeding terminal formed on the rectangular metal plane, and a grounding element, disposed on a third side or a fourth side of the rectangular metal plane, for electrically connecting the rectangular metal plane and a system ground of the wireless communication device, wherein the first side is substantially parallel to the second side, the third side is substantially parallel to the fourth side, and the first side is substantially perpendicular to the third side or the fourth side. | 03-13-2014 |
20140097992 | Antenna Device and Wireless Communication Device Using the Same - An antenna device utilized in a wireless communication device having a lid, a chassis and a hinge is disclosed. The antenna device includes a radiating module disposed in the lid or the hinge and moving in response to movement of the lid, for transmitting or receiving radio-frequency signals; and a metal barricade disposed in an area apart from the radiating module by a specified distance on the chassis. | 04-10-2014 |
20140168025 | Antenna System for Wireless Communication Device - The present invention discloses an antenna system for a wireless communication device, which includes a first metal slice formed with a first slot structure, a second metal slice formed with a second slot structure, a first signal transmission line, and a second signal transmission line, wherein when the first metal slice and the second metal slice are not connected and have a distance between each other, a feeding direction of the first transmission corresponding to the first metal slice is substantially opposite to a feeding direction of the second transmission corresponding to the second metal slice; or when the first metal slice and the second metal slice are partially connected, a feeding direction of the first transmission corresponding to the first metal slice is substantially the same as or different to a feeding direction of the second transmission corresponding to the second metal slice. | 06-19-2014 |
20140240177 | Antenna Device and Wireless Communication Device - An antenna device for a wireless communication device is disclosed. The antenna device includes a metal plate including a radiating element formed with at least a slot structure and a feed-in terminal and a grounding element, and a connecting unit electrically connected between the grounding element and a system grounding unit of the wireless communication device. | 08-28-2014 |
Kuang Cheng Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20090195516 | Sensing Structure of a Display - A sensing structure includes a display module, a sensing unit, and a chip. The display module includes an active area. The sensing unit is disposed on the display module and overlaps at least part of the active area. The chip is disposed on the display module and outside the active area. | 08-06-2009 |
20130093726 | Sensing Structure of a Display - A sensing structure includes a display module, a sensing unit, an electronic component and a cover lens. The display module includes an active area. The sensing unit is disposed on the display module and overlaps at least part of the active area. The electronic component is disposed on the display module and outside the active area. | 04-18-2013 |
20130229383 | Sensing Structure of a Display - A sensing structure includes a display module, a sensing unit, an electronic component and a cover lens. The display module includes an active area. The sensing unit is disposed on the display module and overlaps at least part of the active area. The electronic component is disposed on the display module and outside the active area. | 09-05-2013 |
Kuan-Lun Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120119298 | INTEGRATED CIRCUITS AND MANUFACTURING METHODS THEREOF - A method of forming an integrated circuit includes forming a plurality of gate structures longitudinally arranged along a first direction over a substrate. A plurality of angle ion implantations are performed to the substrate. Each of the angle ion implantations has a respective implantation angle with respect to a second direction. The second direction is substantially parallel with a surface of the substrate and substantially orthogonal to the first direction. Each of the implantation angles is substantially larger than 0°. | 05-17-2012 |
20150044847 | METHOD OF MANUFACTURING AN INTEGRATED CIRCUIT - A method of forming an integrated circuit comprises forming a first doped region in a substrate using a first angle ion implantation performed on a first side of a gate structure. The gate structure has a length in a first direction and a width in a second direction. The method also comprises forming a second doped region in the substrate using a second angle ion implantation performed on a second side of the gate structure. The first angle ion implantation has a first implantation angle with respect to the second direction and the second angle ion implantation has a second implantation angle with respect to the second direction. Each of the first implantation angle and the second implantation angle is substantially larger than 0° and less than 90°. | 02-12-2015 |
Kuo Hsing Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20090059112 | Liquid Crystal Display Device, Driving Circuit, and Connection Repairing Method Thereof - A liquid crystal display device, drive circuit, and repair method thereof are provided. The drive circuit includes a plurality of signal lines and a plurality of drivers connected with the signal lines. The drivers have an ordering sequence. Each of the drivers includes a first amplifier and a second amplifier. Each of the first amplifier and the second amplifier includes an input terminal and an output terminal. The output terminal of the first amplifier of each of the driver is coupled to the input terminal of the first amplifier of the next stage driver according to the ordering sequence. The output terminal of the second amplifier of each driver is coupled to the input terminal of the second amplifier of the next stage driver according to the ordering sequence. | 03-05-2009 |
20090096760 | CAPACITANCE TYPE TOUCH PANEL - The present invention relates to a liquid crystal display (LCD). The LCD includes a plurality of display units formed with a first substrate, a color matrix formed on the first substrate, and a common electrode formed on the color matrix, a second substrate spaced from the first substrate, a pixel electrode matrix formed on the second substrate, a liquid crystal material disposed between the common electrode and the pixel electrode matrix. The LCD includes a touch sensing member integrated onto the color matrix of the first substrate. | 04-16-2009 |
20090245455 | SHIFT REGISTERS - A shift register including shift register units controlled by first and second clock signals for generating an output signal. For each unit, in an active period, the first driving device drives the first switch device to activate the output signal, and the second driving device provides a voltage signal according to the first clock signal to drive the first switch device to de-activate the output signal. When the first switch device de-activates the output signal, the second switch device provides the voltage signal to serve as the output signal according to the second clock signal. In the active period, the voltage signal has a low level, and the first and second clock signals are set as alternating-current signals and are opposite to each other. In a blanking period, the voltage signal has a high level, and each of the first and second clock signals is set as a direct-current signal. | 10-01-2009 |
20090262093 | RESISTANCE TYPE TOUCH DISPLAY PANEL - A resistance type touch display panel includes a first substrate and a second substrate disposed above the first substrate. The first substrate includes many scan lines and data lines defining many pixel regions on the first substrate, many pixel units and touch units. Each pixel unit is located in one of the pixel regions and electrically connected with one of the scan lines and data lines respectively. Each touch unit is electrically connected with one of the scan lines and data lines and distributed in at least two pixel regions. The second substrate includes many spacers, many touch protrusions and a common electrode covering the spacers and the touch protrusions. Each touch protrusion is located above one of the touch units and a gap is formed between the common electrode disposed on each touch protrusion and the touch unit. | 10-22-2009 |
20100172461 | SHIFT REGISTERS - A shift register including shift register units substantially cascaded is disclosed. Each shift register unit is controlled by first and second clock signals opposite to each other for generating an output signal. Each shift register unit includes first and second switch devices and first and second devices. The first switch device provides the output signal through an output node. The first driving device drives the first switch device according to a first input signal to activate the output signal. The second driving device provides a first voltage signal, according to the first clock signal, to drive the first switch device and de-activate the output signal. When the first switch device de-activates the output signal, the second switch device provides the second voltage signal to the output node according to the second clock signal. A level of the first voltage signal is lower than a level of the second voltage signal. | 07-08-2010 |
20100290581 | Shift Registers - A shift register including shift register units controlled by first and second clock signals for generating an output signal. For each unit, in an active period, the first driving device drives the first switch device to activate the output signal, and the second driving device provides a voltage signal according to the first clock signal to drive the first switch device to de-activate the output signal. When the first switch device de-activates the output signal, the second switch device provides the voltage signal to serve as the output signal according to the second clock signal. In the active period, the voltage signal has a low level, and the first and second clock signals are set as alternating-current signals and are opposite to each other. In a blanking period, the voltage signal has a high level, and each of the first and second clock signals is set as a direct-current signal. | 11-18-2010 |
20100328293 | Shift Register Array, and Display Apparatus - A display apparatus comprises a shift register array. The shift register array comprises a plurality of shift registers. At least one shift register comprises a first transistor, a second transistor, a third transistor, and a driving circuit. The gate and the first electrode of the first transistor receive an input signal. The gate of the second transistor is coupled to the second electrode of the first transistor. The second electrode of the second transistor generates an output signal. The first electrode of the second transistor receives a clock signal. The third transistor is used to pull down a voltage level at the gate of the second transistor. The driving circuit determines an on/off status of the third transistor in response to the input signal and the output signal. | 12-30-2010 |
Lien-Fu Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20080224638 | KEY MODULE HAVING LIGHT-INDICATING FUNCTIONALITY AND A METHOD FOR CONTROLLING THE SAME - A key module includes a key, a light emitting component, and a drive circuit. The key is operable between on and off states. The light emitting component is disposed adjacent to the key, and is capable of providing indicating light for the key. The drive circuit is electrically connected to the key and the light emitting component. The drive circuit is triggered upon switching of the key from the off state to the on state to provide a drive signal with an intensity that gradually decreases over time for driving the light emitting component such that the light emitting component provides the indicating light with a luminance that gradually decreases over time. | 09-18-2008 |
20090046256 | PROJECTOR AND PROJECTOR CIRCUIT BOARD THEREOF - One embodiment of the invention discloses projector circuit boards comprising an image receiving terminal, a central processing unit, a motor driving module, a DMD and a DMD control module. The image receiving terminal receives an image signal and transmits the received image signal to the central processing unit. The central processing unit processes the received image signal. The motor driving module drives a motor on the basis of the processed image signal to rotate a color wheel to generate a colored beam. The DMD, comprising a plurality of micro-mirrors, is used in reflecting the colored beam, transforming the colored beam into an image beam, and transmitting the image beam to a projection lens to project an image. The rotation angles of the micro-mirrors are controlled by the DMD control module coupled between the central processing unit and the DMD. The projector circuit board is perpendicular to a light path of the projection lens. | 02-19-2009 |
Li-Ju Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140139058 | STATOR STRUCTURE - A stator structure includes a stator core, multiple windings and a frame. The stator core has multiple teeth and multiple grooves. The core has a first side and a second side opposite to each other. The teeth protrudes from the first side. The grooves are recessed inward from the second side. The windings are wound around the teeth respectively. A frame together with a plurity of cooling passages is cast to the grooves on the second side. | 05-22-2014 |
Michael Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140043493 | VIDEO CAMERA WITH LIVE STREAMING CAPABILITY - Systems and methods for streaming video and/or audio from wireless cameras are provided. A camera may include an optical sensor, a wireless communication device, and a processor configured to establish a connection with a remote web site, and stream a first video stream to the remote website. The camera may be further configured to establish a connection with a local device, and stream a second video stream to the local device. The first and second video streams may include different resolutions and/or different formats. The camera may be configured to establish a control channel with the local device. | 02-13-2014 |
Ming-Chieh Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20130322126 | Soft-Switching Inverter - An inverter with soft switching is used for a high step-up ratio and a high conversion efficiency. The inverter includes an isolation voltage-quadrupling DC converter and an AC selecting switch. The isolation voltage-quadrupling DC converter includes an active clamping circuit. By a front-stage converter circuit, a continuous half-sine-wave current is generated. By a rear-stage AC selecting switch, the half-sine-wave current is turned into a sine-wave current. Thus, electricity may be supplied to an AC load or the grid. The circuit is protected by isolating the low-voltage side from the high-voltage side. The conversion efficiency is high. The leakage inductance is low. The switch stress is low. The inverter is durable and reliable. Hence, the inverter is suitable for use in a photovoltaic system to increase the total conversion efficiency. | 12-05-2013 |
Ming-Hsuan Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140091911 | MOVING CARRIER SIGNAL TRANSMISSION METHOD AND DEVICE THEREOF - A moving carrier signal transmission method and a signal transmission device using the same are provided. A main moving carrier acquires an identification code of an ambient moving carrier. The main moving carrier adds an identification code of the main moving carrier and the identification code of the ambient moving carrier in a data request and then sends out the data request to the ambient moving carrier according to the identification code of the ambient moving carrier. When the ambient moving carrier obtains the data request, the ambient moving carrier adds the identification code of the main moving carrier in a moving carrier list and transmits the moving carrier list to the main moving carrier. | 04-03-2014 |
20140274124 | DEVICE, SYSTEM AND METHOD FOR IDENTIFYING WIRELESS APPARATUS - The present disclosure provides an identifying device, an identifying system and a method for identification between a transmitting wireless apparatus and a receiving wireless apparatus, wherein the transmitting wireless apparatus senses a plurality of wireless apparatuses to provide sense information, calculate relative location information between the transmitting wireless apparatus and the wireless apparatuses based on the sense information and convert the relative location information into an identification datum. The transmitting wireless apparatus transmits a broadcast message having the identification datum. When the receiving wireless apparatus receives the broadcast message from the transmitting wireless apparatus, the identification information of the broadcast message is compared with sense information sensed by the receiving wireless apparatus. When the error value between the identification information and the sense information sensed by the receiving wireless apparatus is less than a permissible value, the receiving wireless apparatus is determined as an object receiving the broadcast message. | 09-18-2014 |
Nai-Han Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20080296472 | Dosage accuracy monitoring systems of implanters - An apparatus for monitoring beam currents of an implanter is provided. The apparatus includes a beam-sensing unit for sensing the beam currents; a position-determining unit for determining scan positions; and a computing unit. The computing unit is configured to perform the functions of receiving the beam currents from the beam-sensing unit; receiving the scan positions from the position-determining unit; and determining a drift status of the implanter from the beam currents, wherein the computing unit is configured to receive the beam currents and the scan position periodically between a starting time and an ending time of a scan process of the implanter. | 12-04-2008 |
Ping Chang Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20080220367 | Metallocenyl Phthalocyanine Compounds and Use Thereof - This invention relates to a novel metallocenyl phthalocyanine compound represented by the following general formula (I), in which at least one of the four benzene rings of phthalocyanine is connected with the organometallic complex group through a linker having one carbon atom. This invention also relates to the use of the phthalocyanine compounds in optical recording media. | 09-11-2008 |
20110282052 | METALLOCENYL PHTHALOCYANINE COMPOUNDS AND USE THEREOF - This invention relates to a novel metallocenyl phthalocyanine compound represented by the following general formula (I), in which at least one of the four benzene rings of phthalocyanine is connected with the organometallic complex group through a linker having one carbon atom. This invention also relates to the use of the phthalocyanine compounds in optical recording media. | 11-17-2011 |
Pi-Ying Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20100096816 | ASSISTANT APPARATUS FOR SURMOUNTING BARRIER - The present invention provides an assistant apparatus for surmounting a barrier, which comprises a carrier body, an assistant mechanism, and a sensing/driving apparatus. The assistant mechanism, disposed at a side of the carrier body, having an assistant block disposed at the end thereof, functions to place the assistant block on the ground between the carrier body and the barrier so that the carrier body is capable of surmounting the barrier through the assistance of the assistant block. The sensing/driving apparatus, coupled to the assistant mechanism, functions to drive the assistant mechanism to generate the adjusting movement according to whether the barrier is detected or not. By means of the design of the present invention, the assistant block is adopted to reduce the height surmounted by the carrier each time so that the carrier is capable of surmounting the barrier section by section. | 04-22-2010 |
Po-Tai Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20130015704 | UNINTERRUPTIBLE POWER SUPPLYAANM Tsai; Wen-YinAACI Taoyuan HsienAACO TWAAGP Tsai; Wen-Yin Taoyuan Hsien TWAANM Liao; Jen-ChungAACI Taoyuan HsienAACO TWAAGP Liao; Jen-Chung Taoyuan Hsien TWAANM Cheng; Po-TaiAACI HsinchuAACO TWAAGP Cheng; Po-Tai Hsinchu TWAANM Chen; Yu-HsingAACI HsinchuAACO TWAAGP Chen; Yu-Hsing Hsinchu TW - Disclosed is an uninterruptible power supply, including a rectifier for generating a DC voltage; an energy storage unit; an inverter for converting the DC voltage into a three-phase modulating voltage; a filter; a bypass switch circuit for selectively outputting a three-phase AC voltage or the three-phase modulating voltage as a three-phase load voltage; and a control circuit for controlling the operation of the uninterruptible power supply. The control circuit may use a flux compensation block with different operating modes to adjust the three-phase load voltage at the startup phase of a second inductive load and at the stable phase of the second inductive load, thereby compensating or correcting the flux of the second inductive load to prevent the flux distribution of the second inductive load from being saturated. | 01-17-2013 |
Shih-Lian Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20090196979 | INKJET PRINTING PROCESS FOR CIRCUIT BOARD - An inkjet printing process for a circuit board includes the following procedures. Firstly, a substrate and a conductive layer disposed on the substrate are provided. Afterward, a roughening treatment is performed on the conductive layer so that the roughness of the conductive layer is between 0.1 μm and 5 μm. Then, a patterned mask layer is printed on the conductive layer for covering an area of the conductive layer prepared for forming a circuit pattern. | 08-06-2009 |
20090280617 | FABRICATING PROCESS FOR SUBSTRATE WITH EMBEDDED PASSIVE COMPONENT - A fabricating process for a substrate with an embedded passive component is provided. The fabricating process includes the following steps. First, a substrate including a top conductive layer, a bottom conductive layer, and at least a dielectric layer is provided. The top conductive layer and the bottom conductive layer are separately disposed on a top surface and a bottom surface of the dielectric layer. Next, a plurality of plating through holes is formed in the substrate. Then, the top and the bottom conductive layers are patterned to form a patterned top conductive layer and a patterned bottom conductive layer separately, and the dielectric layer is exposed in part. The patterned top conductive layer and the patterned bottom conductive layer have many traces and many trenches formed by the traces. Thereafter, the trenches are filled with a material, wherein the traces and the material are adapted for forming the passive component. | 11-12-2009 |
Shih-Song Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20100003507 | Multi-layer polyimide film and method of manufacturing the same - This invention relates to a multi-layer polyimide film and a method of manufacturing the same. The multi-layer polyimide film may include a functional filler. The multi-layer polyimide film is manufactured according to the method of this invention. The method includes adding tetracarboxylic acid dianhydride to a diamine solution at an equal mole ratio to form a polyamic acid solution; mixing some of the polyamic acid solution with a functional filler; adding the polyamic acid solution having the functional filler and the polyamic acid solution without the functional filler respectively to mix with aliphatic carboxylic acid anhydride and tertiary amine contained in mixing tanks to form two mixed solutions; supplying the two mixed solutions respectively to at least two reservoirs of a slot die coating device; extruding the two mixed solutions simultaneously from the slot die coating device onto a conveyor belt, then transporting the conveyor belt coated with the two mixed solutions to an oven for heating to form a self-supporting film; and carrying out thermal curing or infrared curing for the self-supporting film to convert remaining amide groups to imide groups completely to form a multi-layer polyimide film. | 01-07-2010 |
Stone Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20130300322 | EMBEDDED INDUSTRIAL CONTROLLER WITH BICYCLE FRAME SHAPE - An embedded industrial controller with a bicycle frame shape is disclosed. The embedded industrial controller includes a casing with the bicycle frame shape having an upper tube, a lower tube, a front fork, a rear lower fork, a rear upper fork and a base tube, a motherboard, a battery module, a power electrical port and a plurality of input and output electrical ports. The embedded industrial controller with a bicycle frame shape of the present invention has significantly improved functions than the conventional industrial controller, and further meets the conventional requirements such as dust proof, vibration proof, and heat dissipation. | 11-14-2013 |
Syh-Yuh Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20090162697 | CHLORINE, FLUORINE AND LITHIUM CO-DOPED TRANSPARENT CONDUCTIVE FILMS AND METHODS FOR FABRICATING THE SAME - A chlorine, fluorine and lithium co-doped transparent conductive film is provided, including chlorine, fluorine and lithium co-doped tin oxides, wherein the chlorine, fluorine and lithium co-doped tin oxides have a chlorine ion doping concentration not greater than 5 atom %, a fluorine ion doping concentration not greater than 5 atom %, and a lithium ion doping concentration not greater than 5 atom %. | 06-25-2009 |
Tin-Wen Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20080217621 | ACTIVE DEVICE ARRAY SUBSTRATE - A method of fabricating an active device array substrate is provided. A substrate having scan lines, data lines and active devices formed thereon is provided. Each of the active devices is electrically connected to the corresponding scan line and data line. An organic material layer is formed over the substrate to cover the scan lines, the data lines and the active devices. Then, a plasma treatment is performed to the surface of the organic material layer to form a number of concave patterns. The dimension of each of the concave patterns is smaller than one micrometer. Afterward, pixel electrodes are formed on the organic material layer and each of the pixel electrodes is electrically connected to one of the corresponding active devices. | 09-11-2008 |
Tung-Shuan Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140184574 | DISPLAY DEVICE, DRIVING METHOD OF DISPLAY DEVICE AND DATA PROCESSING AND OUTPUTTING METHOD OF TIMING CONTROL CIRCUIT - A display device includes a timing control circuit and a data driving circuit. The data driving circuit receives the first clock embedded training data from the timing control circuit, performs a first clock training to adjust a work frequency of the data driving circuit to be equal to the frequency of a first clock signal, and receives the first clock embedded image data from the timing control circuit. The data driving circuit also receives a second clock embedded training data from the timing control circuit, performs a second clock training to adjust a work frequency of the data driving circuit to be equal to the frequency of a second clock signal, and receives the second clock embedded image data from the timing control circuit. The frequency of the first clock signal is different from a frequency of the second clock signal. | 07-03-2014 |
20140184582 | DISPLAY DEVICE, DRIVING METHOD OF DISPLAY DEVICE AND DATA PROCESSING AND OUTPUTTING METHOD OF TIMING CONTROL CIRCUIT - A display device includes a timing control circuit, a first data driving circuit, and a second data driving circuit. The first data driving circuit receives the first clock embedded training data from the timing control circuit, performs a first clock training to adjust a work frequency of the data driving circuit to be equal to the frequency of a first clock signal, and receives the first clock embedded image data from the timing control circuit. The second data driving circuit receives a second clock embedded training data from the timing control circuit, performs a second clock training to adjust a work frequency of the data driving circuit to be equal to the frequency of a second clock signal, and receives the second clock embedded image data from the timing control circuit. The frequency of the first clock signal is different from that of the second clock signal. | 07-03-2014 |
Tzyy-Ming Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20080220574 | METHOD OF FABRICATING SEMICONDUCTOR DEVICE - A method of fabricating a complementary metal oxide semiconductor (CMOS) device is provided. A first conductive type MOS transistor including a source/drain region using a semiconductor compound as major material is formed in a first region of a substrate. A second conductive type MOS transistor is formed in a second region of the substrate. Next, a pre-amorphous implantation (PAI) process is performed to amorphize a gate conductive layer of the second conductive type MOS transistor. Thereafter, a stress-transfer-scheme (STS) is formed on the substrate in the second region to generate a stress in the gate conductive layer. Afterwards, a rapid thermal annealing (RTA) process is performed to activate the dopants in the source/drain region. Then, the STS is removed. | 09-11-2008 |
20080237734 | COMPLEMENTARY METAL-OXIDE-SEMICONDUCTOR TRANSISTOR AND METHOD OF FABRICATING THE SAME - A complementary metal-oxide-semiconductor (CMOS) transistor comprising a substrate, a first conductive type MOS transistor, a second conductive type MOS transistor, a buffer layer, a first stress layer and a second stress layer is provided. The substrate has a device isolation structure therein that defines a first active area and a second active area. The first conductive type MOS transistor and the second conductive type MOS transistor are respectively disposed in the first active area and the second active area of the substrate. A first nitride spacer of the first conductive type MOS transistor has a thickness greater than that of a second nitride spacer of the second conductive type MOS transistor. The buffer layer is disposed on the first conductive type MOS transistor. The first stress layer is disposed on the buffer layer. The second stress layer is disposed on the second conductive type MOS transistor. | 10-02-2008 |
20080242031 | METHOD FOR FABRICATING P-CHANNEL FIELD-EFFECT TRANSISTOR (FET) - A method for fabrication a p-type channel FET includes forming a gate on a substrate. Then, a PAI ion implantation process is performed. Further, a pocket implantation process is conducted to form a pocket region. Thereafter, a first co-implantation process is performed to define a source/drain extension region depth profile. Then, a p-type source/drain extension region is formed. Afterwards, a second co-implantation process is performed to define a source/drain region depth profile. Thereafter, an in-situ doped epitaxy growth process is performed to form a doped semiconductor compound for serving as a p-type source/drain region. | 10-02-2008 |
20090166625 | MOS DEVICE STRUCTURE - The present invention provides a method for forming a metal-oxide-semiconductor (MOS) device and the structure thereof. The method includes at least the steps of forming a silicon germanium layer by the first selective epitaxy growth process and forming a cap layer on the silicon germanium layer by the second selective epitaxy growth process. Hence, the undesirable effects caused by ion implantation can be mitigated. | 07-02-2009 |
20090239347 | METHOD OF FORMING MOS DEVICE - The present invention provides a method for forming a metal-oxide-semiconductor (MOS) device. The method includes at least the steps of forming a silicon germanium layer by the selective epitaxy growth process and forming a cap layer on the silicon germanium layer by the selective growth process. Hence, the undesirable effects caused by ion implantation can be mitigated. | 09-24-2009 |
20110097868 | METHOD FOR FABRICATING P-CHANNEL FIELD-EFFECT TRANSISTOR (FET) - A method for fabrication a p-type channel FET includes forming a gate on a substrate. Then, a PAI ion implantation process is performed. Further, a pocket implantation process is conducted to form a pocket region. Thereafter, a first co-implantation process is performed to define a source/drain extension region depth profile. Then, a p-type source/drain extension region is formed. Afterwards, a second co-implantation process is performed to define a source/drain region depth profile. Thereafter, an in-situ doped epitaxy growth process is performed to form a doped semiconductor compound for serving as a p-type source/drain region. | 04-28-2011 |
20110104864 | METHOD OF FABRICATING SEMICONDUCTOR DEVICE - A method of fabricating a complementary metal oxide semiconductor (CMOS) device is provided. A first conductive type MOS transistor including a source/drain region using a semiconductor compound as major material is formed in a first region of a substrate. A second conductive type MOS transistor is formed in a second region of the substrate. Next, a pre-amorphous implantation (PAI) process is performed to amorphize a gate conductive layer of the second conductive type MOS transistor. Thereafter, a stress-transfer-scheme (STS) is formed on the substrate in the second region to generate a stress in the gate conductive layer. Afterwards, a rapid thermal annealing (RTA) process is performed to activate the dopants in the source/drain region. Then, the STS is removed. | 05-05-2011 |
20110156156 | SEMICONDUCTOR DEVICE - A semiconductor device comprises a substrate, a first stress, and a second stress. The substrate has a first-type MOS transistor, an input/output (I/O) second-type MOS transistor, and a core second-type MOS transistor formed thereon. The first-type and the second-type are opposite conductivity types with respect to each other. The first stress layer is only disposed on the first-type MOS transistor, and the second stress layer is different from the first stress, and is only disposed on the core second-type MOS transistor. The I/O second-type MOS transistor is a type of I/O MOS transistor and without not noly the first stress layer but also the second stress layer disposed thereon, the core second-type MOS transistor is a type of core MOS transistor. | 06-30-2011 |
20110254064 | SEMICONDUCTOR DEVICE WITH CARBON ATOMS IMPLANTED UNDER GATE STRUCTURE - An exemplary semiconductor device includes a substrate, a spacer, a metal silicide layer and carbon atoms. The substrate has a gate structure formed thereon. The spacer is formed on the sidewall of the gate structure. The spacer has a first side adjacent to the gate structure and a second side away from the gate structure. The metal silicide layer is formed on the substrate and adjacent to the second side of the spacer but away from the first side of the spacer. The carbon atoms are formed into the substrate and adjacent to the first side of the spacer but away from the second side of the spacer. | 10-20-2011 |
20120009745 | METHOD FOR FABRICATING FIELD-EFFECT TRANSISTOR - A method for fabricating complimentary metal-oxide-semiconductor field-effect transistor is disclosed. The method includes the steps of: (A) forming a first gate structure and a second gate structure on a substrate; (B) performing a first co-implantation process to define a first type source/drain extension region depth profile in the substrate adjacent to two sides of the first gate structure; (C) forming a first source/drain extension region in the substrate adjacent to the first gate structure; (D) performing a second co-implantation process to define a first pocket region depth profile in the substrate adjacent to two sides of the second gate structure; (E) performing a first pocket implantation process to form a first pocket region adjacent to two sides of the second gate structure. | 01-12-2012 |
William Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20110049516 | MULTI-PROJECT WAFER AND METHOD OF MAKING SAME - A semiconductor wafer is fabricated. The wafer has a plurality of dies. The plurality of dies include at least operable dies of a first type and operable dies of a second type different from the first type. The dies of the second type are rendered inoperable, while keeping the dies of the first type operable. The wafer is provided with the operable dies of the first type and the inoperable dies of the second type on it, for testing of the dies of the first type. | 03-03-2011 |
Wood-Hi Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20090014847 | INTEGRATED CIRCUIT PACKAGE STRUCTURE WITH ELECTROMAGNETIC INTERFERENCE SHIELDING STRUCTURE - An integrated circuit (IC) package structure with an electromagnetic interference (EMI) shielding structure utilizes double-layer successive cladding process. A dielectric coating layer and an EMI shielding layer material are sequentially coated on surface of a carrying substrate, an IC on the carrying substrate, and all the other devices. The EMI shielding layer is closely adhered to and bonded on a ground metal area exposed on an upper surface of the carrying substrate, the EMI shielding layer on the package is connected to a ground plane under the carrying substrate in series, so as to form a protection cover having a closed EMI shielding space to isolate the interference of electromagnetic waves from outside. | 01-15-2009 |
Yen-Chien Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20110310718 | METHOD AND APPARATUS FOR JUDGING BLANK AREA AND DATA RECORDED-AREA OF OPTICAL DISC - An apparatus for judging an optical disc includes a gain controller, an amplitude detecting unit and an amplitude comparing unit. The gain controller is used for receiving a radio frequency signal from an optical pickup head; and processing the radio frequency signal into an amplified radio frequency signal with a target amplitude according to an amplitude feedback signal. The amplitude detecting unit is used for receiving the amplified radio frequency signal, generating the amplitude feedback signal to the gain controller, and outputting a top envelope amplitude according to an top envelope signal of the amplified radio frequency signal. The amplitude comparing unit is used for comparing the top envelope amplitude with a threshold value to generate a resulting signal, and judging whether the laser beams emitted from the optical pickup head are irradiated on a blank area or a data-recorded area according to the resulting signal. | 12-22-2011 |
Yen Ning Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20130256412 | RFID READER/WRITER AND ASSEMBLY THEREOF - A Radio Frequency Identification (RFID) assembly includes an RFID reader/writer having a first micro-USB (Universal-Serial-Bus) connector and a mobile phone having a second micro-USB connector configured to electrically connect to the first micro-USB connector. In one embodiment of the present disclosure, the RFID reader/writer includes a circuit board having a first processor and a first USB controller, and an antenna board stacked on the circuit board, wherein the first USB controller electrically connects the first processor and the first micro-USB connector, and the antenna board includes a reverse F-shaped antenna. In one embodiment of the present disclosure, the mobile phone includes a second processor, and a second USB controller electrically connecting the second processor and the second micro-USB connector. | 10-03-2013 |
Yi-Kai Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140118743 | OPTICAL MEASURING APPARATUS AND OPTICAL MEASURING METHOD - An optical measuring apparatus comprising at least one light emitting unit, a stage, at least one lens, and at least one light detector is provided. The light emitting unit emits a light beam. The stage contains accommodating spaces. The accommodating spaces move to the transmission path of the light beam in turn. The lens is located between the light emitting unit and the stage, whose orthogonal projection on the stage appears substantially to be a polygon. When one of the accommodating spaces moves to the transmission path of the light beam, a perpendicular bisector half line of each side of the polygon is not overlapped with another adjacent accommodating space of the accommodating spaces. An optical measuring method is also provided. | 05-01-2014 |
Yi-Ru Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20140015871 | DISPLAYING METHOD FOR FIELD SEQUENTIAL COLOR DISPLAYS USING TWO COLOR FIELDS - A displaying method for field sequential color displays using two color fields to produce a full color image is disclosed. The displaying method includes: providing a target full color image, displaying a first color field and displaying a second color field. The target full color image is formed by a first color image optical stimulus, a second color image optical stimulus and a third color image optical stimulus. The first color field displays the first color image optical stimulus and a first part of the third color image optical stimulus, while the second color field displays the second color image optical stimulus and a second part of the third color image optical stimulus, which compensates the shortage of the third color image optical stimulus in the first color field. The target full color image is generated by displaying the first and second color fields in sequence, so as to decrease the displaying frequency of field sequential color displays. | 01-16-2014 |
Yu-Jen Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20110112678 | ADVANCED PROCESS CONTROL FOR NEW TAPEOUT PRODUCT - The present disclosure provides a semiconductor manufacturing method. The method includes providing product data of a product, the product data including a sensitive product parameter; searching existing products according to the sensitive product parameter to identify a relevant product from the existing products; determining an initial value of a processing model parameter to the product using corresponding data of the relevant product; assigning the initial value of the processing model parameter to a processing model associated with a manufacturing process; thereafter, tuning a processing recipe using the processing model; and performing the manufacturing process to a semiconductor wafer using the processing recipe. | 05-12-2011 |
Yu-Ming Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120063756 | PHOTOGRAPHIC DEVICE HAVING OPTICAL IMAGE STABILIZATION MODULE AND OPTICAL IMAGE STABILIZATION PHOTOGRAPHIC DEVICE HAVING PERIPHERAL DRIVER CHIP - A photographic device having an optical image stabilization (OIS) module includes a compensation unit, a first position sensor, a second position sensor, a first vibration detection unit, a second vibration detection unit, a first actuator, a second actuator and a central processing unit (CPU). The CPU includes an anti-shake processing unit. The anti-shake processing unit processes vibration signals output by the first vibration detection unit and the second vibration detection unit and position signals output by the first position sensor and the second position sensor, and drives the first actuator and the second actuator to adjust positions of the compensation unit in the first direction and in the second direction and further compensate the shake of the photographic device having the OIS module in the first direction and in the second direction. | 03-15-2012 |
Yu-Ting Cheng, Hsinchu TW
Patent application number | Description | Published |
---|---|---|
20120235275 | ON-CHIP ELECTRONIC DEVICE AND METHOD FOR MANUFACTURING THE SAME - The present invention relates to an on-chip electronic device and a method for manufacturing the same. The on-chip electronic device according to the present invention comprises a substrate, a porous layer, a plurality of magnetic bodies, and an electronic member layer. The porous layer is disposed on the substrate and has a plurality of voids; each of the plurality of magnetic bodies is disposed in the plurality of voids, respectively; and the electronic member layer is disposed on one side of the porous layer, such as upper side of or lower sider of the porous layer. Because the plurality of magnetic bodies is used as the core of the inductance, the inductance is increased effectively and the area of the on-chip electronic device is reduced. Besides the manufacturing method according to the present invention is simple and compatible with the current CMOS process, the manufacturing cost can be lowered. | 09-20-2012 |