ALTASENS, INC. Patent applications |
Patent application number | Title | Published |
20150194456 | IMAGE SENSOR WITH HYBRID HETEROSTRUCTURE - An image sensor architecture provides an SNR in excess of 100 dB, without requiring the use of a mechanical shutter. The circuit components for an active pixel sensor array are separated and arranged vertically in at least two different layers in a hybrid chip structure. The top layer is preferably manufactured using a low-noise PMOS manufacturing process, and includes the photodiode and amplifier circuitry for each pixel. A bottom layer is preferably manufactured using a standard CMOS process, and includes the NMOS pixel circuit components and any digital circuitry required for signal processing. By forming the top layer in a PMOS process optimized for forming low-noise pixels, the pixel performance can be greatly improved, compared to using CMOS. In addition, since the digital circuitry is now separated from the imaging circuitry, it can be formed using a standard CMOS process, which has been optimized for circuit speed and manufacturing cost. By combining the two layers into a stacked structure, the top layer (and any intermediate layer(s)) acts to optically shield the lower layer, thereby allowing charge to be stored and shielded without the need for a mechanical shutter. | 07-09-2015 |
20140211048 | DYNAMIC, LOCAL EDGE PRESERVING DEFECT PIXEL CORRECTION FOR IMAGE SENSORS WITH SPATIALLY ARRANGED EXPOSURES - Various technologies described herein pertain to defect pixel correction for image data collected by a pixel array of an image sensor with spatially arranged exposures. The pixel array includes a first subset of pixels having a first exposure time and a second subset of pixels having a second exposure time. An exposure ratio (ratio of first exposure time to second exposure time) is received. A value of at least a particular neighbor pixel of a given pixel from the image data is adjusted based upon the exposure ratio. Neighborhood statistics for the given pixel from the image data are computed based on values of neighbor pixels of the given pixel from the image data as adjusted. Whether the value of the given pixel is defective is detected based on the neighborhood statistics. The value of the given pixel is replaced when detected to be defective to output modified image data. | 07-31-2014 |
20140192236 | DYNAMIC, LOCAL EDGE PRESERVING DEFECT PIXEL CORRECTION FOR IMAGE SENSORS - Various technologies described herein pertain to defect pixel correction for image data collected by a pixel array of an image sensor. Neighborhood statistics for a given pixel from the image data are computed based on values of neighbor pixels of the given pixel from the image data. Whether the value of the given pixel is defective is detected based on the neighborhood statistics. The value of the given pixel is replaced when detected to be defective to output modified image data. Correction of the given pixel is a function of whether the given pixel is in a flat region or a non-flat region. When the given pixel is defective and in a non-flat region, a minimum edge across the given pixel is identified and the value of the given pixel is replaced with an average of values of neighbor pixels that belong to the minimum edge. | 07-10-2014 |
20140168450 | DATA THROTTLING TO FACILITATE FULL FRAME READOUT OF AN OPTICAL SENSOR FOR WAFER TESTING - Providing for operation of high-speed optical sensor equipment at full data path speeds in conjunction with testing equipment operating at a lower speed is described herein. By way of example, a data stream output from optical sensor equipment to testing equipment can be throttled at a serial interface between such equipment. Throttling can involve subdividing a set of pixel data and outputting a subset of the pixel data in a given readout frame. Consecutive outputs of respective subsets of pixel data are initiated with an offset from the previous readout frame. Accordingly, the optical sensor equipment can be operated at full speeds, simulating realistic operational conditions, while slower testing equipment can be utilized to perform data analytics, heuristics, and other quality tests on various portions of the optical sensor equipment. | 06-19-2014 |
20140027611 | OPTICAL BLACK PIXEL READOUT FOR IMAGE SENSOR DATA CORRECTION - Providing for analog averaging of optical black pixels of an image sensor is described herein. By way of example, optical black pixel signals can be output by a row of pixels and provided in a parallel manner to a readout circuit. The readout circuit can include an averaging circuit that, when activated, generates an analog average of signals received at the readout circuit. The analog average can be sampled at any suitable signal output of the readout circuit, or multiple samples can be acquired to mitigate temporal noise, improve yield, and so on. By utilizing analog averaging, optical black pixel information can be obtained much more quickly than with digital counterparts, and optical black pixels can be fully utilized, as well as utilized more flexibly, in generating the black pixel output. Further sensor die size can be reduced, by replacing digital adders, dividers or shifters with the averaging circuit. | 01-30-2014 |
20130248687 | SELF-SCALED VOLTAGE BOOSTER - Various technologies described herein pertain to automatically adjusting the strength of a voltage booster of an image sensor. A self-scaled voltage booster includes a regulator, a controller, and two or more charge pumps that can be selectively enabled and disabled by the controller. The controller generates controller signals for the charge pumps based on a duty cycle of a regulator signal generated by the regulator. Moreover, the controller can maintain the controller signals without modification for at least a predetermined minimum period of time after a prior modification of at least one of the controller signals. Further, the controller can include a duty cycle and delay module (or a plurality of duty cycle and delay modules) that detects the duty cycle of the regulator signal and maintains the controller signals without modification for at least the predetermined minimum period of time. | 09-26-2013 |
20130229293 | LOW POWER SLOPE-BASED ANALOG-TO-DIGITAL CONVERTER - Providing for a two-stage single-slope analog to digital converter (ADC) exhibiting high resolution in conjunction with reduced power consumption is described herein. The ADC can achieve a digital resolution of at least 13 bits according to one or more disclosed embodiments, with significantly lower power consumption than conventional high resolution analog to digital converters. In operation, bias current supplied to one or more components of the ADC can be ramped up to a high magnitude during high accuracy or high speed processes of the ADC. Upon completion of these processes, the bias current can be sharply reduced for at least a portion of a clock cycle. During a residue amplification process associated with a second stage of the ADC, bias current can be increased to a moderate level. Average power consumption can be reduced significantly, while maintaining peak power requirements. | 09-05-2013 |
20130181112 | QUALITY OF OPTICALLY BLACK REFERENCE PIXELS IN CMOS iSoCs - Aspects relate to improved optically black reference pixels in a CMOS iSoc sensor. A system can include a pointer P | 07-18-2013 |
20130119241 | SENSOR STATE MAP PROGRAMMING - Systems and methods are provided to implement a state map to control operations of a complementary metal-oxide-semiconductor (CMOS) sensor. The state map can be a table comprising one or more locations. Each of the locations can comprise a destination state to define the operations of the sensor and an exit criterion to advance to a next location in the state map. For example, an operation sequence can be implemented using the state map to instruct the CMOS sensor to perform a specific set of operations. Further, a data value to represent the destination state and/or a variable input can be stored in a writable address of a register. Thus, a simplified architecture can be provided to implement CMOS sensor operation states, for instance, to improve interactions between real time and non-real time signals and to increase functionality of the CMOS sensor. | 05-16-2013 |
20130038760 | FRONT-END PIXEL FIXED PATTERN NOISE CORRECTION IN IMAGING ARRAYS HAVING WIDE DYNAMIC RANGE - Aspects describe front-end pixel fixed pattern noise correction in imaging arrays having wide dynamic range. A photosensor of a first pixel in a first row of an array is reset and a first reset level of the first pixel is measured. The array comprises a plurality of pixels arranged in rows and columns. In response to a result of the first reset level, a reset bus is altered. A feed-forward adjustment of the photosensor of the first pixel is performed to substantially remove fixed-pattern noise. An external readout from the photosensor can occur with substantially all the fixed-pattern noise removed. In some aspects, the adjustment is performed by a switched capacitor block. | 02-14-2013 |
20120293699 | PAUSING DIGITAL READOUT OF AN OPTICAL SENSOR ARRAY - Providing for pausing data readout from an optical sensor array is described herein. By way of example, an interruption period can be introduced into a readout cycle of the optical sensor array to suspend readout of data. During the interruption period, other operations related to the optical sensor array can be performed, including operations that are typically detrimental to image quality. Moreover, these operations can be performed while mitigating or avoiding negative impact on the image quality. Thus, greater flexibility is provided for global shutter operations, for instance, potentially improving frame rates and fine control of image exposure, while preserving image quality. | 11-22-2012 |
20120147229 | TWO-BY-TWO PIXEL STRUCTURE IN AN IMAGING SYSTEM-ON-CHIP - The claimed subject matter provides systems and/or methods that facilitate mitigating an impact resulting from mismatch between signal chains in a CMOS imaging System-on-Chip (iSoC) sensor. Two-by-two pixel structures can be a basic building block upon which a pixel array is constructed. Further, each two-by-two pixel structure can be associated with a read bus that carries a sampled signal to a top end and a bottom end of a chip. Moreover, multiplexers at either end of the chip can select a subset of the read buses from which to receive a subset of the sampled signals. Accordingly, pixels in a first color plane can be read, processed, etc. on the same side of the chip (e.g., utilizing a common signal chain), while pixels in at least one second color plane can be read, processed, etc. on the other side of the chip (e.g., employing a differing signal chain). | 06-14-2012 |
20110090374 | SUB-FRAME TAPERED RESET - Systems and methods are provided that facilitate employing a plurality of independent reset buses for a column of pixels in a pixel array of a CMOS sensor imager. Utilization of the plurality of independent reset buses for the column of pixels can enable independent reset to be effectuated when employing sub-frame integration. For example, rows to be read and reset during a given readout time interval can be selected based upon one or more criteria. Further, each of the rows selected during the given readout time interval can be associated with a respective distinct reset bus. By leveraging the plurality of independent reset buses, uniformity in pixel operation can be maintained whether operating in full frame integration mode or sub-frame integration mode. Thus, noise resultant from changing between integration modes can be mitigated by using the plurality of independent reset buses. | 04-21-2011 |
20100231796 | NOISE REDUCTION FOR ANALOG VIDEO APPLICATIONS - Systems and methods are provided that facilitate reducing noise within sampled video information in a CMOS sensor imager. A multi-capacitor sample and hold can capture multiple samples of video information during at least partially overlapping time intervals. The multi-capacitor sample and hold can include a plurality of capacitors and a plurality of sampling switches, wherein each of the sampling switches can be coupled to a respective one of the plurality of capacitors. The plurality of sampling switches can be closed at a substantially concurrent time to begin capturing samples with the plurality of capacitors. Thereafter, the plurality of sampling switches can each be opened at respective disparate times to collect differing noise samples with each of the plurality of capacitors. A readout component can combine (e.g., average) the samples obtained by the plurality of capacitors, thereby reducing noise levels. | 09-16-2010 |
20100149390 | STAGGERED RESET IN CMOS DIGITAL SENSOR DEVICE - Systems and methods are provided that facilitate staggering resets of rows of pixels in a CMOS imaging iSoC sensor. Reset signals and select signals can be provided to pixels in a pixel array in a coordinated manner when employing full frame integration or sub-frame integration. Further, reset signals and select signals can be transferred to a first row of pixels, while reset signals can be transferred to a second row of pixels during a unique readout time interval when utilizing sub-frame integration. Within the unique readout time interval, reset signals can be transferred to the first row of pixels during a first time period, while reset signals can be transferred to the second row of pixels during a second time period, where the first and second time periods are non-overlapping. Accordingly, cross-talk between rows of pixels during reset can be mitigated, which leads to enhanced uniformity. | 06-17-2010 |
20100085438 | DIGITAL COLUMN GAIN MISMATCH CORRECTION FOR 4T CMOS IMAGING SYSTEMS-ON-CHIP - Systems and methods are provided that facilitate mitigating column gain mismatch in a CMOS imaging System-on-Chip (iSoC) sensor. Tunable voltages that mimic presence of photo-charge can be provided to test pixels in one or more rows of a pixel array. Moreover, column-specific digital gain corrections can be calibrated based upon input data received from the test pixels. During calibration, actual data can be compared to a target expected to be obtained via an analog readout architecture. The calibrated, column-specific digital gain corrections can be utilized to correct for column gain mismatch to yield output data. Further, correction values corresponding to the column-specific digital gain corrections can be retained in and retrieved from memory. The correction values, for example, can be a function of a scaling parameter that is tuned to match an available memory dynamic to a range of uncorrected gain mismatch. | 04-08-2010 |
20090322912 | PIXEL OR COLUMN FIXED PATTERN NOISE MITIGATION USING PARTIAL OR FULL FRAME CORRECTION WITH UNIFORM FRAME RATES - Systems and methods are provided that facilitate mitigating pixel or column fixed pattern noise in a CMOS imaging System-on-Chip (iSoC) sensor. For instance, pixel or column fixed pattern noise can be recognized by gating a pixel array without firing a transfer signal (TX). Inhibiting the transfer signal can cause zero input to be provided to pixels in the pixel array; thus, the sampled output from the pixels under such conditions can be a function of noise. Calibration and correction can thereafter be effectuated. Moreover, uniform frame rates for outputted frames can be yielded irrespective of use of a subset of read out frames for calibration. For example, frames employed for calibration can be replaced in a sequence of outputted frames by copies of stored frames. Further, signal levels can be balanced to account for differences in light integration time, which can result from blocking and unblocking firing of transfer signals. | 12-31-2009 |
20090322911 | PIXEL OR COLUMN FIXED PATTERN NOISE MITIGATION USING PARTIAL OR FULL FRAME CORRECTION - Systems and methods are provided that facilitate mitigating pixel or column fixed pattern noise in a CMOS imaging System-on-Chip (iSoC) sensor. Pixel or column fixed pattern noise can be recognized by gating a pixel array without firing a transfer signal (TX). Inhibiting the transfer signal can cause zero input to be provided to pixels in the pixel array; thus, the sampled output from the pixels under such conditions can be a function of noise. Calibration and correction can thereafter be effectuated. Additionally or alternatively, pixel or column fixed pattern noise can be managed by controlling a frame rate; thus, the frame rate can be reduced under low light conditions to enable integrating incident light for longer periods of time as well as providing reference frames of pixels generated from zero input that can be utilized for calibration and correction of pixel or column fixed pattern noise associated with other frames. | 12-31-2009 |
20090236500 | DARK CURRENT AND LAG REDUCTION - The claimed subject matter provides systems and/or methods that facilitate reducing dark current and lag in a CMOS imaging System-on-Chip (iSoC) sensor. For instance, a vertical output driver can output a signal upon a node connected to gates of reset transistors and/or gates of transfer transistors of pixels in the pixel array while operating in rolling shutter mode and/or global shutter mode. Further, a pre-charger can transition a voltage of the node to a first voltage level. Moreover, a booster can further adjust the voltage of the node from the first voltage level to a second voltage level. The booster can have variable drive capability that enables varying operation thereof according to at least one degree of freedom (e.g., speed of the booster proceeding to the second voltage level, frequency of yielding charge to the node, the second voltage level, or timing of the booster and the pre-charger, . . . ). | 09-24-2009 |
20090185044 | Image Sensor and Method with Multiple Scanning Modes - Multiple scanning modes are provided for an array of electromagnetic radiation sensors. In the preferred implementation both selectable subarrays and the overall array can be read out and reset in any desired order, including interrupting a full array scan for a subarray scan and then resuming the full array scan. | 07-23-2009 |
20090173974 | TWO-BY-TWO PIXEL STRUCTURE IN AN IMAGING SYSTEM-ON-CHIP - The claimed subject matter provides systems and/or methods that facilitate mitigating an impact resulting from mismatch between signal chains in a CMOS imaging System-on-Chip (iSoC) sensor. Two-by-two pixel structures can be a basic building block upon which a pixel array is constructed. Further, each two-by-two pixel structure can be associated with a read bus that carries a sampled signal to a top end and a bottom end of a chip. Moreover, multiplexers at either end of the chip can select a subset of the read buses from which to receive a subset of the sampled signals. Accordingly, pixels in a first color plane can be read, processed, etc. on the same side of the chip (e.g., utilizing a common signal chain), while pixels in at least one second color plane can be read, processed, etc. on the other side of the chip (e.g., employing a differing signal chain). | 07-09-2009 |
20090141156 | REFERENCE VOLTAGE GENERATION IN IMAGING SENSORS - The claimed subject matter provides systems and/or methods that facilitate generating and/or maintaining low noise reference voltages for CMOS imaging System-on-Chip (iSoC) sensors. A primary reference voltage can be generated utilizing a low noise bandgap. Further, the primary reference voltage can be filtered via a low pass filter. The filtered, primary reference voltage can thereafter be distributed to a plurality of isolated domains. Each of the isolated domains can generate an independent set of reference voltages based upon the filtered, primary reference voltage. Moreover, subsets of these reference voltages can be employed by programmable digital to analog converters (DACs). Each of the reference voltages can be isolated from switching noise and/or clock glitches generated within each domain. Further, each DAC output can be buffered to have adequately low impedance with appropriate drive capability and requisite signal swing. | 06-04-2009 |
20090015301 | CONTROLLING TIMING DEPENDENCIES IN A MIXED SIGNAL SYSTEM-ON-A-CHIP (SOC) - The claimed subject matter provides systems and/or methods that facilitate controlling timing dependencies in a mixed signal circuit. Timing performance associated with a horizontal scanner and an analog to digital converter (ADC) can be monitored. Moreover, data related to the monitored timing performance can be leveraged to modify timing parameter(s) of clocks that coordinate operations of the horizontal scanner and the ADC (e.g., and/or digital component(s) included in the mixed signal circuit). For example, the clocks associated with the horizontal scanner and the ADC can be independently tuned to optimize mixed signal circuit performance. | 01-15-2009 |
20080316342 | ACCURATE GAIN IMPLEMENTATION IN CMOS SENSOR - The claimed subject matter provides systems and/or methods that facilitate combining analog and digital gain for utilization with CMOS sensor imagers. The analog gain can provide coarse gain steps and the digital gain can provide finer gain steps between adjacent coarse analog gain values. Further, since analog gain can suffer from low precision, dispersion, etc., on-chip calibration can be implemented to calibrate the analog and digital gain. For example, a digital amplifier can be calibrated to compensate for differences between actual and nominal analog gains associated with one or more analog amplifiers. | 12-25-2008 |